位置:CDCDLP223 > CDCDLP223详情

CDCDLP223中文资料

厂家型号

CDCDLP223

文件大小

339.21Kbytes

页面数量

10

功能描述

3.3 V Clock Synthesizer for DLP™ Systems

3.3 V Clock Synthesizer for DLP Systems

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

CDCDLP223数据手册规格书PDF详情

FEATURES

· High-Performance Clock Synthesizer

· Uses a 20 MHz Crystal Input to Generate

Multiple Output Frequencies

· Integrated Load Capacitance for 20 MHz

Oscillator Reducing System Cost

· All PLL Loop Filter Components are

Integrated

· Generates the Following Clocks:

– REF CLK 20 MHz (Buffered)

– XCG CLK 100 MHz With SSC

– DMD CLK 200-400 MHz With Selectable

SSC

· Very Low Period Jitter Characteristic:

– ±100 ps at 20 MHz Output

– ±75 ps at 100 MHz and 200–400 MHz

Outputs

· Includes Spread-Spectrum Clocking (SSC),

With Down Spread for 100 MHz and Center

Spread for 200–400 MHz

· HCLK Differential Outputs for the 100 MHz

and the 200–400 MHz Clock

· Operates From Single 3.3-V Supply

· Packaged in TSSOP20

· Characterized for the Industrial Temperature

Range -40°C to 85°C

· ESD Protection Exceeds JESD22

· 2000-V Human-Body Model (A114-C) –

MIL-STD-883, Method 3015

TYPICAL APPLICATIONS

· Central Clock Generator for DLP™ Systems

DESCRIPTION

The CDCDLP223 is a PLL-based high performance

clock synthesizer that is optimized for use in DLP™

systems. It uses a 20 MHz crystal to generate the

fundamental frequency and derives the frequencies

for the 100 MHz HCLK and the 300 MHz HCLK

output. Further, the CDCDLP223 generates a

buffered copy of the 20 MHz Crystal Oscillator

Frequency at the 20 MHz output terminal.

The 100 MHz HCLK output provides the reference

clock for the XDR Clock Generator (CDCD5704).

Spread-spectrum clocking with 0.5% down spread,

which reduces Electro Magnetic Interference (EMI),

is applied in the default configuration. The

spread-spectrum clocking (SSC) is turned on and off

via the serial control interface.

The 300 MHz HCLK output provides a 200-400 MHz

clock signal for the DMD Control Logic of the DLP™

Control ASIC. Frequency selection in 20 MHz steps

is possible via the serial control interface.

Spread-spectrum clocking with ±1.0% or ±1.5%

center spread is applied, which can be disabled via

the serial control interface

The CDCDLP223 features a fail safe start-up circuit,

which enables the PLLs only if a sufficient supply

voltage is applied and a stable oscillation is delivered

from the crystal oscillator. After the crystal start-up

time and the PLL stabilization time, all outputs are

ready for use.

The CDCDLP223 works from a single 3.3-V supply

and is characterized for operation from –40°C to

85°C.

CDCDLP223产品属性

  • 类型

    描述

  • 型号

    CDCDLP223

  • 制造商

    TI

  • 制造商全称

    Texas Instruments

  • 功能描述

    3.3 V Clock Synthesizer for DLP Systems

更新时间:2025-10-18 14:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
20+
TSSOP20
5000
只做原装,可开13个点税票
TI/德州仪器
25+
TSSOP
32360
TI/德州仪器全新特价CDCDLP223PWR即刻询购立享优惠#长期有货
TI
2017+
TSSOP20
5973
原装正品,诚信经营
Texas Instruments
25+
TSSOP20
18000
TI优势渠道,大量原装库存现货,交期快,欢迎询价。
TI
2021+
TSSOP20
6800
原厂原装,欢迎咨询
TI(德州仪器)
24+
TSSOP20
956
只做原装,提供一站式配单服务,代工代料。BOM配单
TI
24+
20-TSSOP
3000
TI
2018+
TSSOP20
5340
全新原装真实库存含13点增值税票!
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
25+
TSSOP=2
1500
百分百原装正品 真实公司现货库存 本公司只做原装 可

CDCDLP223PWR 价格

参考价格:¥23.2760

型号:CDCDLP223PWR 品牌:TI 备注:这里有CDCDLP223多少钱,2025年最近7天走势,今日出价,今日竞价,CDCDLP223批发/采购报价,CDCDLP223行情走势销售排排榜,CDCDLP223报价。