位置:CDC516DGG > CDC516DGG详情
CDC516DGG中文资料
CDC516DGG数据手册规格书PDF详情
Use CDCVF2510A as a Replacement for
this Device
Phase-Lock Loop Clock Distribution for
Synchronous DRAM Applications
Distributes One Clock Input to Four Banks
of Four Outputs
Separate Output Enable for Each Output
Bank
External Feedback Pin (FBIN) Is Used to
Synchronize the Outputs to the Clock Input
No External RC Network Required
Operates at 3.3-V VCC
Packaged in Plastic 48-Pin Thin Shrink
Small-Outline Package
description
The CDC516 is a high-performance, low-skew,
low-jitter, phase-lock loop clock driver. It uses a
phase-lock loop (PLL) to precisely align, in both
frequency and phase, the feedback output
(FBOUT) to the clock (CLK) input signal. It is
specifically designed for use with synchronous
DRAMs. The CDC516 operates at 3.3-V VCC and
is designed to drive up to five clock loads per
output.
Four banks of four outputs provide 16 low-skew,
low-jitter copies of the input clock. Output signal
duty cycles are adjusted to 50 percent,
independent of the duty cycle at the input clock.
Each bank of outputs can be enabled or disabled
separately via the 1G, 2G, 3G, and 4G control
inputs. When the G inputs are high, the outputs
switch in phase and frequency with CLK; when the
G inputs are low, the outputs are disabled to the
logic-low state.
Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for
the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required following power up and application
of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or
feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.
The CDC516 is characterized for operation from 0°C to 70°C.
CDC516DGG产品属性
- 类型
描述
- 型号
CDC516DGG
- 功能描述
时钟驱动器及分配 3.3V Phase Lock Loop Clock Driver
- RoHS
否
- 制造商
Micrel
- 1
4
- 输出类型
Differential
- 最大输出频率
4.2 GHz
- 电源电压-最小
5 V
- 最大工作温度
+ 85 C
- 封装/箱体
SOIC-8
- 封装
Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
TSSOP48 |
2317 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI/德州仪器 |
TSSOP48 |
23+ |
6000 |
专业配单原装正品假一罚十 |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10000 |
||||
TI |
24+ |
133 |
48-TSSOP |
||||
TI |
16+ |
TSSOP-48 |
8000 |
原装现货请来电咨询 |
|||
TexasInstruments |
18+ |
ICPLLCLOCKDVR3.3V48-TSSO |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
24+ |
TSSOP-48 |
90000 |
进口原装现货假一罚十价格合理 |
|||
TI |
20+ |
TSSOP |
53650 |
TI原装主营-可开原型号增税票 |
|||
TI |
20+ |
TSOP48 |
2960 |
诚信交易大量库存现货 |
|||
Texas Instruments |
24+ |
48-TSSOP |
56200 |
一级代理/放心采购 |
CDC516DGG 价格
参考价格:¥50.2806
CDC516DGG 资料下载更多...
CDC516DGG 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
