位置:CDC509PWR > CDC509PWR详情
CDC509PWR中文资料
CDC509PWR数据手册规格书PDF详情
Use CDCVF2509A as a Replacement for
this Device
Phase-Lock Loop Clock Distribution for
Synchronous DRAM Applications
Distributes One Clock Input to One Bank of
Five and One Bank of Four Outputs
Separate Output Enable for Each Output
Bank
External Feedback (FBIN) Pin Is Used to
Synchronize the Outputs to the Clock Input
No External RC Network Required
Operates at 3.3-V VCC
Packaged in Plastic 24-Pin Thin Shrink
Small-Outline Package
description
The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to
precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It
is specifically designed for use with synchronous DRAMs. The CDC509 operates at 3.3-V VCC and is designed
to drive up to five clock loads per output.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output
signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can
be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs
switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low
state.
Unlike many products containing PLLs, the CDC509 does not require external RC networks. The loop filter for
the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC509 requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required, following power up and application
of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or
feedback signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.
The CDC509 is characterized for operation from 0°C to 70°C.
CDC509PWR产品属性
- 类型
描述
- 型号
CDC509PWR
- 功能描述
时钟驱动器及分配 3.3V Phase Lock Loop Clock Driver
- RoHS
否
- 制造商
Micrel
- 1
4
- 输出类型
Differential
- 最大输出频率
4.2 GHz
- 电源电压-最小
5 V
- 最大工作温度
+ 85 C
- 封装/箱体
SOIC-8
- 封装
Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
00/01 |
1367 |
全新原装绝对优势现货特价! |
||||
TI/德州仪器 |
2023+ |
TSSOP-24 |
2000 |
专注军工、汽车、医疗、工业等方案配套一站式服务 |
|||
TI(德州仪器) |
24+ |
TSSOP24 |
2317 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10000 |
||||
TI/德州仪器 |
0040+ |
明嘉莱只做原装正品现货 |
2510000 |
TSSOP-24 |
|||
TI/德州仪器 |
2025+ |
TSSOP-24 |
5000 |
原装进口价格优 请找坤融电子! |
|||
TEXASINSTRUMENTSINC |
24+ |
2012 |
|||||
TI |
2015+ |
SOP |
19889 |
一级代理原装现货,特价热卖! |
|||
TI |
23+ |
TSSOP-24 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
|||
TI |
25+ |
TSSOP24 |
5000 |
主打产品,长备大量现货 |
CDC509PWR 价格
参考价格:¥28.0505
CDC509PWR 资料下载更多...
CDC509PWR 芯片相关型号
- 2119653-1
- 837-050-521-808
- 837-050-521-812
- 837-050-523-802
- 837-050-523-803
- 837-050-523-804
- 837-050-523-807
- 837-050-523-808
- 837-050-523-812
- 837-052-523-802
- 837-052-523-803
- 837-052-523-804
- 837-052-523-807
- 837-052-523-808
- 837-052-523-812
- 837-054-523-802
- 837-054-523-803
- 837-054-523-804
- 837-054-523-807
- AMT132S-1000-9000
- AMT132S-1000-9000-S
- AMT132S-1000-9000-W
- AMT132S-1000-9525
- AMT132S-1000-9525-S
- AMT132S-1000-9525-W
- C2F_V01
- CDC509PWR.B
- CDC509PWRG4
- ECX-33Q
- ECX-33Q_V01
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
