位置:CD54HC299F.A > CD54HC299F.A详情

CD54HC299F.A中文资料

厂家型号

CD54HC299F.A

文件大小

649.31Kbytes

页面数量

2

功能描述

High-Speed CMOS Logic 8-Bit Universal Shift Register; Three-State

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC299F.A数据手册规格书PDF详情

Features

• Buffered Inputs

• Four Operating Modes: Shift Left, Shift Right, Load

and Store

• Can be Cascaded for N-Bit Word Lengths

• I/O0 - I/O7 Bus Drive Capability and Three-State for

Bus Oriented Applications

• Typical fMAX = 50MHz at VCC = 5V, CL = 15pF, TA = 25oC

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Description

The ’HC259 and ’HCT299 are 8-bit shift/storage registers

with three-state bus interface capability. The register has four

synchronous-operating modes controlled by the two select

inputs as shown in the mode select (S0, S1) table. The mode

select, the serial data (DS0, DS7) and the parallel data (I/O0

- I/O7) respond only to the low-to-high transition of the clock

(CP) pulse. S0, S1 and data inputs must be stable one setup

time prior to the clock positive transition.

The Master Reset (MR) is an asynchronous active low input.

When MR output is low, the register is cleared regardless of

the status of all other inputs. The register can be expanded

by cascading same units by tying the serial output (Q0) to

the serial data (DS7) input of the preceding register, and

tying the serial output (Q7) to the serial data (DS0) input of

the following register. Recirculating the (n x 8) bits is

accomplished by tying the Q7 of the last stage to the DS0 of

the first stage.

The three-state input/output I(/O) port has three modes of

operation:

1. Both output enable (OE1 and OE2) inputs are low and S0

or S1 or both are low, the data in the register is presented

at the eight outputs.

2. When both S0 and S1 are high, I/O terminals are in the

high impedance state but being input ports, ready for parallel

data to be loaded into eight registers with one clock

transition regardless of the status of OE1 and OE2.

3. Either one of the two output enable inputs being high will

force I/O terminals to be in the off-state. It is noted that

each I/O terminal is a three-state output and a CMOS

buffer input.

更新时间:2025-10-6 10:50:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
DIP
1
TI
24+
DIP
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
N/A
24+/25+
13
原装正品现货库存价优
25+
DIP
2700
全新原装自家现货优势!
HARRIS
25+23+
DIP
21573
绝对原装正品全新进口深圳现货
TI
三年内
1983
只做原装正品
HARRIS
20+
DIP
11520
特价全新原装公司现货
HARRIS
2447
CDIP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
HARRIS
23+
DIP
50000
全新原装正品现货,支持订货
TI/德州仪器
25+
CDIP20
8880
原装认准芯泽盛世!