位置:CD54HC297F3A > CD54HC297F3A详情

CD54HC297F3A中文资料

厂家型号

CD54HC297F3A

文件大小

318.06Kbytes

页面数量

16

功能描述

High-Speed CMOS Logic Digital Phase-Locked Loop

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

CD54HC297F3A数据手册规格书PDF详情

Features

• Digital Design Avoids Analog Compensation Errors

• Easily Cascadable for Higher Order Loops

• Useful Frequency Range

- K-Clock . . . . . . . . . . . . . . . . . . . . . . . . . .DC to 55MHz (Typ)

- I/D-Clock . . . . . . . . . . . . . . . . . . . . DC to 35MHz (Typ)

• Dynamically Variable Bandwidth

• Very Narrow Bandwidth Attainable

• Power-On Reset

• Output Capability

- Standard. . . . . . . . . . . . . . . . . . . . XORPDOUT, ECPDOUT

- Bus Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . I/DOUT

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• ’HC297 Types

- Operation Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 to 6V

- High Noise ImmunityNIL = 30%, NIH = 30% of VCC at 5V

• CD74HCT297 Types

- Operation Voltage . . . . . . . . . . . . . . . . . . . . . . . . 4.5 to 5.5V

- Direct LSTTL Input Logic Compatibility

VIL = 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility II ≤ 1μA at VOL, VOH

Description

The ’HC297 and CD74HCT297 are high-speed silicon gate

CMOS devices that are pin-compatible with low power Schottky

TTL (LSTTL).

These devices are designed to provide a simple, cost-effective

solution to high-accuracy, digital, phase-locked-loop applications.

They contain all the necessary circuits, with the

exception of the divide-by-N counter, to build first-order

phase-locked-loops.

Both EXCLUSIVE-OR (XORPD) and edge-controlled phase

detectors (ECPD) are provided for maximum flexibility. The

input signals for the EXCLUSIVE-OR phase detector must

have a 50% duty factor to obtain the maximum lock-range.

Proper partitioning of the loop function, with many of the building

blocks external to the package, makes it easy for the

designer to incorporate ripple cancellation (see Figure 2) or to

cascade to higher order phase-locked-loops.

The length of the up/down K-counter is digitally programmable

according to the K-counter function table. With A, B, C and D

all LOW, the K-counter is disabled. With A HIGH and B, C and

D LOW, the K-counter is only three stages long, which widens

the bandwidth or capture range and shortens the lock time of

the loop. When A, B, C and D are all programmed HIGH, the

K-counter becomes seventeen stages long, which narrows

the bandwidth or capture range and lengthens the lock time.

Real-time control of loop bandwidth by manipulating the A to

D inputs can maximize the overall performance of the digital

phase-locked-loop.

The ’HC297 and CD74HCT297 can perform the classic first

order phase-locked-loop function without using analog components.

The accuracy of the digital phase-locked-loop

(DPLL) is not affected by VCC and temperature variations but

depends solely on accuracies of the K-clock and loop propagation

delays.

更新时间:2025-10-6 16:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HAR
24+
DIP16
10
ti
三年内
1983
只做原装正品
TI/德州仪器
25+
CDIP-16
8880
原装认准芯泽盛世!
TI/德州仪器
23+
CDIP-16
2000
原装正品,支持实单
TI/德州仪器
21+
CDIP-16
9990
只有原装
TI/德州仪器
23+
CDIP-16
5000
只有原装,欢迎来电咨询!
TI
23+
CDIP16
8560
受权代理!全新原装现货特价热卖!
TI/德州仪器
21+
CDIP-16
9990
只有原装
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
TI
20+
N/A
3600
专业配单,原装正品假一罚十,代理渠道价格优