位置:ADS54J66 > ADS54J66详情

ADS54J66中文资料

厂家型号

ADS54J66

文件大小

4775.65Kbytes

页面数量

98

功能描述

ADS54J60 Dual-Channel, 16-Bit, 1.0-GSPS Analog-to-Digital Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADS54J66数据手册规格书PDF详情

1 Features

1• 16-bit resolution, dual-channel, 1-GSPS ADC

• Noise floor: –159 dBFS/Hz

• Spectral performance (fIN = 170 MHz at –1 dBFS):

– SNR: 70 dBFS

– NSD: –157 dBFS/Hz

– SFDR: 86 dBc (including interleaving tones)

– SFDR: 89 dBc (except HD2, HD3, and

interleaving tones)

• Spectral performance (fIN = 350 MHz at –1 dBFS):

– SNR: 67.5 dBFS

– NSD: –154.5 dBFS/Hz

– SFDR: 75 dBc

– SFDR: 85 dBc (except HD2, HD3, and

interleaving tones)

• Channel isolation: 100 dBc at fIN = 170 MHz

• Input full-scale: 1.9 VPP

• Input bandwidth (3 dB): 1.2 GHz

• On-chip dither

• Integrated wideband DDC block

• JESD204B interface with subclass 1 support:

– 2 lanes per ADC at 10.0 Gbps

– 4 lanes per ADC at 5.0 Gbps

– Support for multi-chip synchronization

• Power dissipation: 1.35 W/Ch at 1 GSPS

• Package: 72-pin VQFNP (10 mm × 10 mm)

2 Applications

• Radar and antenna arrays

• Broadband wireless

• Cable CMTS, DOCSIS 3.1 receivers

• Communications test equipment

• Microwave receivers

• Software-defined radio (SDR)

• Digitizers

• Medical imaging and diagnostics

3 Description

The ADS54J60 is a low-power, wide-bandwidth, 16-

bit, 1.0-GSPS, dual-channel, analog-to-digital

converter (ADC). Designed for high signal-to-noise

ratio (SNR), the device delivers a noise floor of

–159 dBFS/Hz for applications aiming for highest

dynamic range over a wide instantaneous bandwidth.

The device supports the JESD204B serial interface

with data rates up to 10 Gbps, supporting two or four

lanes per ADC. The buffered analog input provides

uniform input impedance across a wide frequency

range while minimizing sample-and-hold glitch

energy. Each ADC channel optionally can be

connected to a wideband digital down-converter

(DDC) block. The ADS54J60 provides excellent

spurious-free dynamic range (SFDR) over a large

input frequency range with very low power

consumption.

The JESD204B interface reduces the number of

interface lines, allowing high system integration

density. An internal phase-locked loop (PLL)

multiplies the ADC sampling clock to derive the bit

clock that is used to serialize the 16-bit data from

each channel.

更新时间:2025-11-2 9:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
TSSOP
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
TI
24+
VQFN-72
6000
一级代理现货保证进口原装正品假一罚十价格合理
TI(德州仪器)
24+
标准封装
16048
原厂直销,大量现货库存,交期快。价格优,支持账期
TI
23+
VQFN72
2891
进口原装现货,假一罚十,价格优惠,
TI
22+
VQFN/72
180
只做原装
TI
2年内
NA
3800
英博尔原装优质现货订货渠道商
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI(德州仪器)
24+
NA/
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI
24+
SMD
15600
数据转换IC开发工具