位置:ADS54J60IRMPG4 > ADS54J60IRMPG4详情

ADS54J60IRMPG4中文资料

厂家型号

ADS54J60IRMPG4

文件大小

4775.65Kbytes

页面数量

98

功能描述

ADS54J60 Dual-Channel, 16-Bit, 1.0-GSPS Analog-to-Digital Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADS54J60IRMPG4数据手册规格书PDF详情

1 Features

1• 16-bit resolution, dual-channel, 1-GSPS ADC

• Noise floor: –159 dBFS/Hz

• Spectral performance (fIN = 170 MHz at –1 dBFS):

– SNR: 70 dBFS

– NSD: –157 dBFS/Hz

– SFDR: 86 dBc (including interleaving tones)

– SFDR: 89 dBc (except HD2, HD3, and

interleaving tones)

• Spectral performance (fIN = 350 MHz at –1 dBFS):

– SNR: 67.5 dBFS

– NSD: –154.5 dBFS/Hz

– SFDR: 75 dBc

– SFDR: 85 dBc (except HD2, HD3, and

interleaving tones)

• Channel isolation: 100 dBc at fIN = 170 MHz

• Input full-scale: 1.9 VPP

• Input bandwidth (3 dB): 1.2 GHz

• On-chip dither

• Integrated wideband DDC block

• JESD204B interface with subclass 1 support:

– 2 lanes per ADC at 10.0 Gbps

– 4 lanes per ADC at 5.0 Gbps

– Support for multi-chip synchronization

• Power dissipation: 1.35 W/Ch at 1 GSPS

• Package: 72-pin VQFNP (10 mm × 10 mm)

2 Applications

• Radar and antenna arrays

• Broadband wireless

• Cable CMTS, DOCSIS 3.1 receivers

• Communications test equipment

• Microwave receivers

• Software-defined radio (SDR)

• Digitizers

• Medical imaging and diagnostics

3 Description

The ADS54J60 is a low-power, wide-bandwidth, 16-

bit, 1.0-GSPS, dual-channel, analog-to-digital

converter (ADC). Designed for high signal-to-noise

ratio (SNR), the device delivers a noise floor of

–159 dBFS/Hz for applications aiming for highest

dynamic range over a wide instantaneous bandwidth.

The device supports the JESD204B serial interface

with data rates up to 10 Gbps, supporting two or four

lanes per ADC. The buffered analog input provides

uniform input impedance across a wide frequency

range while minimizing sample-and-hold glitch

energy. Each ADC channel optionally can be

connected to a wideband digital down-converter

(DDC) block. The ADS54J60 provides excellent

spurious-free dynamic range (SFDR) over a large

input frequency range with very low power

consumption.

The JESD204B interface reduces the number of

interface lines, allowing high system integration

density. An internal phase-locked loop (PLL)

multiplies the ADC sampling clock to derive the bit

clock that is used to serialize the 16-bit data from

each channel.

更新时间:2025-10-22 17:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
20+
SMD
880000
明嘉莱只做原装正品现货
TI/德州仪器
2447
20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
TI
25+
QFN-72
250
就找我吧!--邀您体验愉快问购元件!
TI
22+
72VQFN
9000
原厂渠道,现货配单
TI/德州仪器
23+
7-VQFN
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
TI(德州仪器)
24+
NA/
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI(德州仪器)
24+
NA/
8735
原厂直销,现货供应,账期支持!
TI/德州仪器
25+
7-VQFN
65248
百分百原装现货 实单必成
TI
1905+
VQFN72
183
原装正品
TI
23+
N/A
8000
专注配单,只做原装进口现货