位置:ADS54J60IRMP > ADS54J60IRMP详情

ADS54J60IRMP中文资料

厂家型号

ADS54J60IRMP

文件大小

4775.65Kbytes

页面数量

98

功能描述

ADS54J60 Dual-Channel, 16-Bit, 1.0-GSPS Analog-to-Digital Converter

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

ADS54J60IRMP数据手册规格书PDF详情

1 Features

1• 16-bit resolution, dual-channel, 1-GSPS ADC

• Noise floor: –159 dBFS/Hz

• Spectral performance (fIN = 170 MHz at –1 dBFS):

– SNR: 70 dBFS

– NSD: –157 dBFS/Hz

– SFDR: 86 dBc (including interleaving tones)

– SFDR: 89 dBc (except HD2, HD3, and

interleaving tones)

• Spectral performance (fIN = 350 MHz at –1 dBFS):

– SNR: 67.5 dBFS

– NSD: –154.5 dBFS/Hz

– SFDR: 75 dBc

– SFDR: 85 dBc (except HD2, HD3, and

interleaving tones)

• Channel isolation: 100 dBc at fIN = 170 MHz

• Input full-scale: 1.9 VPP

• Input bandwidth (3 dB): 1.2 GHz

• On-chip dither

• Integrated wideband DDC block

• JESD204B interface with subclass 1 support:

– 2 lanes per ADC at 10.0 Gbps

– 4 lanes per ADC at 5.0 Gbps

– Support for multi-chip synchronization

• Power dissipation: 1.35 W/Ch at 1 GSPS

• Package: 72-pin VQFNP (10 mm × 10 mm)

2 Applications

• Radar and antenna arrays

• Broadband wireless

• Cable CMTS, DOCSIS 3.1 receivers

• Communications test equipment

• Microwave receivers

• Software-defined radio (SDR)

• Digitizers

• Medical imaging and diagnostics

3 Description

The ADS54J60 is a low-power, wide-bandwidth, 16-

bit, 1.0-GSPS, dual-channel, analog-to-digital

converter (ADC). Designed for high signal-to-noise

ratio (SNR), the device delivers a noise floor of

–159 dBFS/Hz for applications aiming for highest

dynamic range over a wide instantaneous bandwidth.

The device supports the JESD204B serial interface

with data rates up to 10 Gbps, supporting two or four

lanes per ADC. The buffered analog input provides

uniform input impedance across a wide frequency

range while minimizing sample-and-hold glitch

energy. Each ADC channel optionally can be

connected to a wideband digital down-converter

(DDC) block. The ADS54J60 provides excellent

spurious-free dynamic range (SFDR) over a large

input frequency range with very low power

consumption.

The JESD204B interface reduces the number of

interface lines, allowing high system integration

density. An internal phase-locked loop (PLL)

multiplies the ADC sampling clock to derive the bit

clock that is used to serialize the 16-bit data from

each channel.

更新时间:2025-10-19 14:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
24+
TSSOP14
6000
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现
TI(德州仪器)
23+
-
13650
公司只做原装正品,假一赔十
TI
24+
VQFN72
600
“芯达集团”专营军工、宇航级IC原装进口现货
TI/热卖优势
2020+
VQFN72
3289
原装正品,诚信经营。优势库存
Texas Instruments
25+
VQFN72
18000
TI优势渠道,大量原装库存现货,交期快,欢迎询价。
TI
22+
VQFN
160
只做原装
TI(德州仪器)
24+
VQFN
7198
原厂可订货,技术支持,直接渠道。可签保供合同
TI/德州仪器
最新
VQFNTray
1500
受控军品常备料,渠道优势,十年专业专注
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI/德州仪器
24+
VQFNTray
1280
十年专业专注,绝对有货,优势渠道商正品保证假一罚十