位置:74LVTH16541DGGRE4 > 74LVTH16541DGGRE4详情
74LVTH16541DGGRE4中文资料
74LVTH16541DGGRE4数据手册规格书PDF详情
FEATURES
· Members of the Texas Instruments Widebus™
Family
· State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V Operation
and Low Static-Power Dissipation
· Support Mixed-Mode Signal Operation
(5-V Input and Output Voltages With
3.3-V VCC)
· Support Unregulated Battery Operation Down
to 2.7 V
· Typical VOLP (Output Ground Bounce) <0.8 V
at VCC = 3.3 V, TA = 25°C
· Ioff and Power-Up 3-State Support Hot
Insertion
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
· Flow-Through Architecture Optimizes PCB
Layout
· Latch-Up Performance Exceeds 500 mA Per
JESD 17
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Package Options Include Plastic Shrink
Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package Using
25-mil Center-to-Center Spacings
DESCRIPTION/ORDERING INFORMATION
These 16-bit buffers/drivers are designed specifically for low-voltage (3.3-V) VCC operation, but with the
capability to provide a TTL interface to a 5-V system environment.
These devices are noninverting 16-bit buffers composed of two 8-bit sections with separate output-enable
signals. For either 8-bit buffer section, the two output-enable (1OE1 and 1OE2 or 2OE1 and 2OE2) inputs must
be low for the corresponding Y outputs to be active. If either output-enable input is high, the outputs of that 8-bit
buffer section are in the high-impedance state.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;
the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
The SN54LVTH16541 is characterized for operation over the full military temperature range of –55°C to 125°C.
The SN74LVTH16541 is characterized for operation from –40°C to 85°C.
74LVTH16541DGGRE4产品属性
- 类型
描述
- 型号
74LVTH16541DGGRE4
- 功能描述
缓冲器和线路驱动器 3.3V ABT 16-Bit Buff/Drv W/3-St Otpt
- RoHS
否
- 制造商
Micrel
- 输入线路数量
1
- 输出线路数量
2
- 极性
Non-Inverting
- 电源电压-最大
+/- 5.5 V
- 电源电压-最小
+/- 2.37 V
- 最大工作温度
+ 85 C
- 安装风格
SMD/SMT
- 封装/箱体
MSOP-8
- 封装
Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TexasInstruments |
18+ |
ICBUFF/DVRTRI-ST16BIT48T |
6580 |
公司原装现货/欢迎来电咨询! |
|||
TI |
24+ |
250 |
|||||
Texas Instruments |
24+ |
48-SSOP |
65200 |
一级代理/放心采购 |
|||
TI |
25+ |
SSOP-48 |
1001 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI/德州仪器 |
23+ |
SSOP48 |
50000 |
全新原装正品现货,支持订货 |
|||
TI |
22+ |
48SSOP |
9000 |
原厂渠道,现货配单 |
|||
TI/德州仪器 |
23+ |
SSOP48 |
5000 |
原厂授权代理,海外优势订货渠道。可提供大量库存,详 |
|||
TI/德州仪器 |
24+ |
NA/ |
20 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
|||
Texas Instruments |
25+ |
48-BSSOP(0.295 7.50mm 宽) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
|||
TMS |
06+ |
SOIC |
1000 |
全新原装 绝对有货 |
74LVTH16541DGGRE4 资料下载更多...
74LVTH16541DGGRE4 芯片相关型号
- 74LVTH16541DLRG4
- MAW25-C3F0E112-A1ZA
- MAW25-C3F0E112-A3DA
- MAW25-C3F0E112-A3TA
- MAW25-C3F0E112-A3ZA
- SN74AUP1T86
- SN74AUP1T86DCKT
- SN74AUP1T87
- SN74AUP1T87DCKR
- SN74AUP1T87DCKR.B
- SN74AUP1T87DCKRG4.B
- SN74AUP1T87DCKT
- SN74LVTH16543DL
- SN74LVTH16543DL.B
- SN74LVTH16543DLR
- SN74LVTH16543DLR.B
- SN74LVTH16543-EP
- STM32L496VGY3
- STM32L496VGY3P
- STM32L496VGY3PTR
- STM32L496VGY6P
- STM32L496VGY6PTR
- STM32L496VGY6PXXX
- STM32L496VGY6TR
- STM32L496VGY6XXX
- TBOX110
- TBOX110-APL-MR2
- TBOX110-APL-MR4
- TBOX110-APL-TV
- UVK0J472MHD
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105