位置:74LVTH16501DGGRE4 > 74LVTH16501DGGRE4详情

74LVTH16501DGGRE4中文资料

厂家型号

74LVTH16501DGGRE4

文件大小

603.92Kbytes

页面数量

17

功能描述

3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

通用总线函数 3.3V ABT 18-Bit Univ Bus Trncvr W/3St Otp

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

74LVTH16501DGGRE4数据手册规格书PDF详情

Members of the Texas Instruments

Widebus Family

UBT  Transceiver Combines D-Type

Latches and D-Type Flip-Flops for

Operation in Transparent, Latched, or

Clocked Mode

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static-Power

Dissipation

Support Mixed-Mode Signal Operation (5-V

Input and Output Voltages With 3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Ioff and Power-Up 3-State Support Hot

Insertion

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

Flow-Through Architecture Optimizes PCB

Layout

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds JESD 22

− 2000-V Human-Body Model (A114-A)

− 200-V Machine Model (A115-A)

description/ordering information

The ’LVTH16501 devices are 18-bit universal bus transceivers designed for low-voltage (3.3-V) VCC operation,

but with the capability to provide a TTL interface to a 5-V system environment.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),

and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the devices operate in the transparent mode when

LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is

low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB is high, the

outputs are active. When OEAB is low, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are

complementary (OEAB is active high and OEBA is active low).

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor

and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by

the current-sinking/current-sourcing capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

74LVTH16501DGGRE4产品属性

  • 类型

    描述

  • 型号

    74LVTH16501DGGRE4

  • 功能描述

    通用总线函数 3.3V ABT 18-Bit Univ Bus Trncvr W/3St Otp

  • RoHS

  • 制造商

    Texas Instruments

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VMEH

  • 电路数量

    1

  • 传播延迟时间

    10.1 ns

  • 电源电压-最大

    3.45 V

  • 电源电压-最小

    3.15 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-10-14 13:21:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
TSSOP566
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
Texas Instruments
24+
56-TSSOP
65300
一级代理/放心采购
TI
25+
SSOP-56
2000
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
TSSOP-56
499
TI
22+
56TSSOP
9000
原厂渠道,现货配单
TI/德州仪器
23+
TSSOP56
16330
原厂授权代理,海外优势订货渠道。可提供大量库存,详
TI(德州仪器)
24+
TSSOP566
2886
原装现货,免费供样,技术支持,原厂对接
TI(德州仪器)
24+
TSSOP-56-6.1mm
690000
代理渠道/支持实单/只做原装
24+
N/A
58000
一级代理-主营优势-实惠价格-不悔选择
TI
2025+
TSSOP-56
16000
原装优势绝对有货