位置:74ALVCH162260DLRG4.Z > 74ALVCH162260DLRG4.Z详情

74ALVCH162260DLRG4.Z中文资料

厂家型号

74ALVCH162260DLRG4.Z

文件大小

1110.55Kbytes

页面数量

19

功能描述

12-BIT TO 24-BIT MULTIPLEXED D-TYPE LATCH WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

74ALVCH162260DLRG4.Z数据手册规格书PDF详情

FEATURES

· Member of the Texas Instruments Widebus™

Family

· EPIC™ (Enhanced-Performance Implanted

CMOS) Submicron Process

· B-Port Outputs Have Equivalent 26-W Series

Resistors, So No External Resistors Are

Required

· ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Package Options Include Thin-Shrink

Small-Outline (DGG) and Plastic Shrink

Small-Outline (DL) Packages

NOTE: For tape-and-reel order entry: The DGGR package is

abbreviated to GR.

DESCRIPTION

This 12-bit to 24-bit multiplexed D-type latch is

designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH162260 is used in applications in

which two separate data paths must be multiplexed

onto, or demultiplexed from, a single data path.

Typical applications include multiplexing and/or

demultiplexing address and data information in

microprocessor or bus-interface applications. This

device also is useful in memory-interleaving

applications.

Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The

output-enable (OE1B, OE2B, and OEA) inputs control the bus transceiver functions. The OE1B and OE2B

control signals also allow bank control in the A-to-B direction.

Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B,

LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is

transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched

until the latch-enable input is returned high.

The B outputs, which are designed to sink up to 12 mA, include equivalent 26-W resistors to reduce overshoot

and undershoot.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH162260 is characterized for operation from -40°C to 85°C.

更新时间:2025-9-26 16:41:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI&BB
25+
TSSOP56
2789
原装优势!绝对公司现货!
TI/德州仪器
23+
TSSOP56
50000
全新原装正品现货,支持订货
TI
25+
TSSOP56
8880
原装认准芯泽盛世!
TI
936
TSSOP56
3224
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TI
23+
TSSOP56
3200
正规渠道,只有原装!
TI/德州仪器
22+
TSSOP56
30000
十七年VIP会员,诚信经营,一手货源,原装正品可零售!
22+
5000
TI
23+
TSSOP56
5000
全新原装,支持实单,非诚勿扰
TI
23+
TSSOP56
3200
公司只做原装,可来电咨询
TI
23+
NA
20000