位置:SN74LV6T07-EP > SN74LV6T07-EP详情
SN74LV6T07-EP中文资料
SN74LV6T07-EP数据手册规格书PDF详情
1 Features
• Wide operating range of 1.65V to 5.5V
• 5.5V tolerant input pins
• LVxT enhanced inputs combined with open-drain
outputs provide maximum voltage translation
flexibility:
– Over 6.67Mbps operation, (RPU = 1kΩ,
CL = 30pF)
– Up translation from 1.2V to 5V with 1.8V supply
– Down translation from 5V to 0.8V or even less
with any valid supply
• Supports standard function pinout
• Latch-up performance exceeds 250mA
per JESD 17
2 Applications
• Enable or disable a digital signal
• Controlling an indicator LED
• Translation between communication modules and
system controllers
3 Description
The SN74LV6T07-EP device contains six
independent buffers with open-drain outputs. Each
buffer performs the Boolean function Y = A in positive
logic.
The input is designed with a lower threshold circuit to
support up translation for lower voltage CMOS inputs
(for example, 1.2V input to 1.8V output or 1.8V input
to 3.3V output). In addition, the 5-V tolerant input pins
enable down translation (for example, 3.3V to 2.5V
output).
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
11000 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
SN74LV6T07-EP 资料下载更多...
SN74LV6T07-EP 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103