型号 功能描述 生产厂家 企业 LOGO 操作

Dual JK flip-flop with reset; negative-edge trigger

General description The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. Features Low-power dissipation Complies with JEDEC standard no. 7A ESD protection:

Philips

飞利浦

Dual JK flip-flop with reset; negative-edge trigger

ETC

知名厂家

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC73 is a dual negative edge triggered JK flip-flop with individual J, K, clock (nCP) and reset (nR) inputs and complementary nQ and nQ outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. (n

NEXPERIA

安世

Dual JK flip-flop with reset; negative-edge trigger

General description The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. Features Low-power dissipation Complies with JEDEC standard no. 7A ESD protection:

Philips

飞利浦

Dual JK flip-flop with reset; negative-edge trigger

ETC

知名厂家

更新时间:2025-11-6 9:10:01
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
PHI
24+/25+
253
原装正品现货库存价优
NEXPERIA/安世
2023+
SO-14
82948
原厂全新正品旗舰店优势现货
恩XP
25+
SOP14
3000
全新原装、诚信经营、公司现货销售
NEXPERIA/安世
22+
SOT23
12245
现货,原厂原装假一罚十!
恩XP
原厂封装
9800
原装进口公司现货假一赔百
NEXPERIA/安世
25+
SOT337-1
600000
NEXPERIA/安世全新特价74HC73DB即刻询购立享优惠#长期有排单订
NEXPERIA
22+
原厂
32000
恩XP
21+
6000
只做原装正品,卖元器件不赚钱交个朋友
恩XP
23+
SOP
3000
原装正品假一罚百!可开增票!
恩XP
25+
SOT108
188600
全新原厂原装正品现货 欢迎咨询

SN74HC73DR数据表相关新闻