型号 功能描述 生产厂家 企业 LOGO 操作

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

NEXPERIA

安世

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Bus Drive Capability: 15 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS112.

SS

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

High Speed CMOS Logic

文件:683.61 Kbytes Page:6 Pages

SS

更新时间:2026-1-2 16:42:01
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
PHI
22+
SOP
8000
原装正品支持实单
PHI
25+
SOP(3.9)
3200
全新原装、诚信经营、公司现货销售
恩XP
21+
SOIC-14_150mil
8080
只做原装,质量保证
恩XP
24+
3100
PHILLIPS
995
全新原装 货期两周
PHI
24+
SOP16
33487
郑重承诺只做原装进口现货
原厂正品
23+
SO-16
5000
原装正品,假一罚十
PHI
24+
SOP16
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
PHI
24+
SOP
9600
原装现货,优势供应,支持实单!
PHI
18+
SOP16
85600
保证进口原装可开17%增值税发票

SN74HC112ANS数据表相关新闻