74HC112价格

参考价格:¥2.6945

型号:74HC112D 品牌:Misc 备注:这里有74HC112多少钱,2025年最近7天走势,今日出价,今日竞价,74HC112批发/采购报价,74HC112行情走势销售排行榜,74HC112报价。
型号 功能描述 生产厂家 企业 LOGO 操作
74HC112

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

74HC112

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

NEXPERIA

安世

74HC112

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Bus Drive Capability: 15 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS112.

SS

74HC112

High Speed CMOS Logic

文件:683.61 Kbytes Page:6 Pages

SS

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Bus Drive Capability: 15 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS112.

SS

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

NEXPERIA

安世

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

Philips

飞利浦

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

NEXPERIA

安世

封装/外壳:16-SOIC(0.154",3.90mm 宽) 功能:设置(预设)和复位 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC FF JK TYPE DUAL 1BIT 16SO 集成电路(IC) 触发器

ETC

知名厂家

J-K Type Flip-Flops

NEXPERIA

安世

封装/外壳:16-SSOP(0.209",5.30mm 宽) 功能:设置(预设)和复位 包装:卷带(TR) 描述:IC FF JK TYPE DUAL 1BIT 16SSOP 集成电路(IC) 触发器

ETC

知名厂家

Dual JK flip-flop with set and reset; negative-edge trigger

NEXPERIA

安世

Dual JK flip-flop with set and reset; negative-edge trigger

NEXPERIA

安世

74HC112产品属性

  • 类型

    描述

  • 型号

    74HC112

  • 制造商

    PHILIPS

  • 制造商全称

    NXP Semiconductors

  • 功能描述

    Dual JK flip-flop with set and reset; negative-edge trigger

更新时间:2025-11-19 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
Nexperia(安世)
24+
SSOP16208mil
2317
只做原装,提供一站式配单服务,代工代料。BOM配单
ST/意法
24+
NA/
28
优势代理渠道,原装正品,可全系列订货开增值税票
恩XP
2016+
SOP-16
3500
只做原装,假一罚十,公司可开17%增值税发票!
HAR
23+
NA
20000
全新原装假一赔十
ST
24+
SOP3.9
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
NEXPERIA/安世
25+
SOT403-1
600000
NEXPERIA/安世全新特价74HC112PW即刻询购立享优惠#长期有排单订
PHIL
24+/25+
322
原装正品现货库存价优
25+
SOP
2700
全新原装自家现货优势!
MOTOROLA/摩托罗拉
25+
DIP
880000
明嘉莱只做原装正品现货
HARRIS
23+
SMD-SO16
9856
原装正品,假一罚百!

74HC112芯片相关品牌

74HC112数据表相关新闻