型号 功能描述 生产厂家 企业 LOGO 操作
SN74ALVCH16821DLR

3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

FEATURES · Member of the Texas Instruments Widebus™ Family · Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors · Latch-Up Performance Exceeds 250 mA Per JESD 17 · ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115

TI

德州仪器

SN74ALVCH16821DLR

封装/外壳:56-BSSOP(0.295",7.50mm 宽) 功能:标准 包装:管件 描述:IC FF D-TYPE DUAL 10BIT 56SSOP 集成电路(IC) 触发器

TI

德州仪器

SN74ALVCH16821DLR

3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

文件:312.07 Kbytes Page:12 Pages

TI

德州仪器

20-bit bus-interface D-type flip-flop; positive-edge trigger; 3-state

1 General description The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-state output buffer. The two sections of each register are controlled independently by the clock (nCP) and output enable (nOE) control gates. Each register is fully edge triggered

NEXPERIA

安世

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State

DESCRIPTION The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates. FEATURES • Wide supply voltage range of

Philips

飞利浦

20-bit bus-interface D-type flip-flop; positive-edge trigger; 3-state

1 General description The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-state output buffer. The two sections of each register are controlled independently by the clock (nCP) and output enable (nOE) control gates. Each register is fully edge triggered

NEXPERIA

安世

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State

DESCRIPTION The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates. FEATURES • Wide supply voltage range of

Philips

飞利浦

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State

DESCRIPTION The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates. FEATURES • Wide supply voltage range of

Philips

飞利浦

SN74ALVCH16821DLR产品属性

  • 类型

    描述

  • 型号

    SN74ALVCH16821DLR

  • 功能描述

    触发器 3.3V 20bit Bus

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2025-11-21 10:27:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TI
23+
TSSOP56
3000
全新原装假一赔十
Texas Instruments
25+
56-SSOP
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
TI
20+
TSSOP
2960
诚信交易大量库存现货
TI/德州仪器
22+
TSSOP-56
3000
原装正品,支持实单
TI
2016+
TSSOP
5254
只做原装,假一罚十,公司可开17%增值税发票!
专营TI
09+
TSSOP56
10
普通
Texas Instruments
24+
56-BSSOP(0.295
56300
TI
24+
SSOP56
1730
SN74ALVCH16823
25+
1607
1607
TI/德州仪器
23+
TSSOP
50000
全新原装正品现货,支持订货

SN74ALVCH16821DLR数据表相关新闻