SN74ALVCH16821DGGR价格

参考价格:¥15.9240

型号:SN74ALVCH16821DGGR 品牌:TI 备注:这里有SN74ALVCH16821DGGR多少钱,2026年最近7天走势,今日出价,今日竞价,SN74ALVCH16821DGGR批发/采购报价,SN74ALVCH16821DGGR行情走势销售排行榜,SN74ALVCH16821DGGR报价。
型号 功能描述 生产厂家 企业 LOGO 操作
SN74ALVCH16821DGGR

3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

FEATURES · Member of the Texas Instruments Widebus™ Family · Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors · Latch-Up Performance Exceeds 250 mA Per JESD 17 · ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115

TI

德州仪器

SN74ALVCH16821DGGR

封装/外壳:56-TFSOP(0.240",6.10mm 宽) 功能:标准 包装:管件 描述:IC FF D-TYPE DUAL 10BIT 56TSSOP 集成电路(IC) 触发器

TI

德州仪器

SN74ALVCH16821DGGR

3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

文件:312.07 Kbytes Page:12 Pages

TI

德州仪器

3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

FEATURES · Member of the Texas Instruments Widebus™ Family · Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors · Latch-Up Performance Exceeds 250 mA Per JESD 17 · ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115

TI

德州仪器

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State

DESCRIPTION The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates. FEATURES • Wide supply voltage range of

PHILIPS

飞利浦

20-bit bus-interface D-type flip-flop; positive-edge trigger; 3-state

1 General description The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-state output buffer. The two sections of each register are controlled independently by the clock (nCP) and output enable (nOE) control gates. Each register is fully edge triggered

NEXPERIA

安世

20-bit bus-interface D-type flip-flop; positive-edge trigger; 3-state

1 General description The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-state output buffer. The two sections of each register are controlled independently by the clock (nCP) and output enable (nOE) control gates. Each register is fully edge triggered

NEXPERIA

安世

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State

DESCRIPTION The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates. FEATURES • Wide supply voltage range of

PHILIPS

飞利浦

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State

DESCRIPTION The 74ALVCH16821 has two 10-bit, edge triggered registers, with each register coupled to a 3-State output buffer. The two sections of each register are controlled independently by the clock (nCP) and Output Enable (nOE) control gates. FEATURES • Wide supply voltage range of

PHILIPS

飞利浦

SN74ALVCH16821DGGR产品属性

  • 类型

    描述

  • 型号

    SN74ALVCH16821DGGR

  • 功能描述

    触发器 3.3V 20bit Bus

  • RoHS

  • 制造商

    Texas Instruments

  • 电路数量

    2

  • 逻辑系列

    SN74

  • 逻辑类型

    D-Type Flip-Flop

  • 极性

    Inverting, Non-Inverting

  • 输入类型

    CMOS

  • 传播延迟时间

    4.4 ns

  • 高电平输出电流

    - 16 mA

  • 低电平输出电流

    16 mA

  • 电源电压-最大

    5.5 V

  • 最大工作温度

    + 85 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    X2SON-8

  • 封装

    Reel

更新时间:2026-3-4 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
25+
TSSOP566
2886
原装现货,免费供样,技术支持,原厂对接
TI
25+
TSSOP-56-6.1mm
20948
样件支持,可原厂排单订货!
TI/德州仪器
25+
TSSOP
32360
TI/德州仪器全新特价SN74ALVCH16821DGGR即刻询购立享优惠#长期有货
SN74ALVCH16821DGGR
25+
1847
1847
TI
23+
SSOP
5000
全新原装,支持实单,非诚勿扰
TI
25+23+
TSSOP56
34017
绝对原装正品现货,全新深圳原装进口现货
TI
23+
TSSOP56
47856
公司原装现货!主营品牌!可含税欢迎查询
TI
24+
5000
自己现货
TI
23+
SSOP
3200
正规渠道,只有原装!
TI
22+
SSOP
20000
公司只做原装 品质保障

SN74ALVCH16821DGGR数据表相关新闻