型号 功能描述 生产厂家&企业 LOGO 操作
SN74ALVC16835DGGR.B

18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

FEATURES · Member of the Texas Instruments Widebus™ Family · Operates From 1.65 V to 3.6 V · Max tpd of 2 ns at 3.3 V · ±24-mA Output Drive at 3.3 V · Ideal for Use in PC100 Register DIMM, Revision 1.1 · Latch-Up Performance Exceeds 250 mA Per JESD 17 · ESD Protection Exceeds JESD 22 -

TI2

德州仪器

Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Inputs and Outputs

General Description The ALVC16835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes.The 74ALVC16835 is designed for low voltage (1.65V to 3.6V) VCC applications with I/O capability up to 3.6V. The 74A

FairchildFairchild Semiconductor

仙童半导体飞兆/仙童半导体公司

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

Philips

飞利浦

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

Philips

飞利浦

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

更新时间:2025-8-12 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP56300mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
TI(德州仪器)
24+
SSOP56300mil
1490
原装现货,免费供样,技术支持,原厂对接
TI(德州仪器)
2024+
SSOP-56-300mil
500000
诚信服务,绝对原装原盘
SN74ALVC16835DGVR
1292
1292
TI
23+
TVSOP56
3200
正规渠道,只有原装!
TI
25+
TVSOP56
4500
全新原装、诚信经营、公司现货销售!
TI
24+
TVSOP5..
106
只做原装,欢迎询价,量大价优
TI
25+23+
TSSOP
35942
绝对原装正品全新进口深圳现货
TI
2025+
TVSOP-56
16000
原装优势绝对有货
TI
23+
NA
20000

SN74ALVC16835DGGR.B数据表相关新闻