位置:DSP56300FM/AD > DSP56300FM/AD详情

DSP56300FM/AD中文资料

厂家型号

DSP56300FM/AD

文件大小

947.84Kbytes

页面数量

156

功能描述

24-BIT DIGITAL SIGNAL PROCESSOR

a high-density CMOS device

数据手册

下载地址一下载地址二到原厂下载

生产厂商

MOTOROLA

DSP56300FM/AD数据手册规格书PDF详情

24-BIT DIGITAL SIGNAL PROCESSOR

The Motorola DSP56307, a member of the DSP56300 family of programmable digital signal processors (DSPs), supports wireless infrastructure applications with general filtering operations. The on-chip enhanced filter coprocessor (EFCOP) processes filter algorithms in parallel with core operation, thus increasing overall DSP performance and efficiency. Like the other family members, the DSP56307 uses a high-performance, single-clock-cycle-per-instruction engine (code-compatible with Motorolas popular DSP56000 core family), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access controller, as in Figure 1. The DSP56307 offers performance at 100 million instructions (MIPS) per second using an internal 100 MHz clock with a 2.5 volt core and independent 3.3 volt input/output power.

FEATURES

High-Performance DSP56300 Core

● 100 million instructions per second (MIPS) with a 100 MHz clock at 2.5 V core and 3.3 V I/O

● Object code compatible with the DSP56000 core

● Highly parallel instruction set

● Data arithmetic logic unit (ALU)

- Fully pipelined 24 x 24-bit parallel multiplier-accumulator

- 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing)

- Conditional ALU instructions

- 24-bit or 16-bit arithmetic support under software control

● Program control unit (PCU)

- Position independent code (PIC) support

- Addressing modes optimized for DSP applications (including immediate offsets)

- On-chip instruction cache controller

- On-chip memory-expandable hardware stack

- Nested hardware DO loops

- Fast auto-return interrupts

● Direct memory access (DMA)

- Six DMA channels supporting internal and external accesses

- One-, two-, and three- dimensional transfers (including circular buffering)

- End-of-block-transfer interrupts

- Triggering from interrupt lines and all peripherals

● Phase-locked loop (PLL)

- Allows change of low power divide factor (DF) without loss of lock

- Output clock with skew elimination

● Hardware debugging support

- On-Chip Emulation (OnCE) module

- Joint test action group (JTAG) test access port (TAP)

- Address trace mode reflects internal Program RAM accesses at the external port

DSP56300FM/AD产品属性

  • 类型

    描述

  • 型号

    DSP56300FM/AD

  • 制造商

    FREESCALE

  • 制造商全称

    Freescale Semiconductor, Inc

  • 功能描述

    a high-density CMOS device

更新时间:2025-4-14 16:58:00
供应商 型号 品牌 批号 封装 库存 备注 价格
MOTOROLA/摩托罗拉
25+
TQFP
15
原装正品,假一罚十!
MOTOROLA/摩托罗拉
25+
TQFP
15
原装正品,假一罚十!
MOT
24+
原厂封装
65250
支持样品,原装现货,提供技术支持!
FREESCA
24+
QFP208
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
恩XP
25+
电联咨询
7800
公司现货,提供拆样技术支持
恩XP
原厂封装
9800
原装进口公司现货假一赔百
Freescale(飞思卡尔)
25+
封装
500000
源自原厂成本,高价回收工厂呆滞
FREESCALE
23+
QFP
3500
FREE
23+
QFP208
50000
全新原装正品现货,支持订货
Freescale(飞思卡尔)
2022+
60000
原厂原装,假一罚十

MOTOROLA相关芯片制造商