MK2049-45SI价格

参考价格:¥81.0214

型号:MK2049-45SILF 品牌:IDT 备注:这里有MK2049-45SI多少钱,2025年最近7天走势,今日出价,今日竞价,MK2049-45SI批发/采购报价,MK2049-45SI行情走势销售排行榜,MK2049-45SI报价。
型号 功能描述 生产厂家 企业 LOGO 操作
MK2049-45SI

3.3V Communications Clock PLL

Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication.

ICST

MK2049-45SI

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

MK2049-45SI

封装/外壳:20-SOIC(0.295",7.50mm 宽) 包装:卷带(TR) 描述:IC CLK PLL COMM 3.3V 20-SOIC 集成电路(IC) 时钟发生器,PLL,频率合成器

ETC

知名厂家

3.3V Communications Clock PLL

Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication.

ICST

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

3.3V Communications Clock PLL

Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication.

ICST

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

3.3V Communications Clock PLL

Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication.

ICST

3.3V Communications Clock PLL

Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication.

ICST

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

封装/外壳:20-SOIC(0.295",7.50mm 宽) 包装:卷带(TR) 描述:IC CLK PLL COMM 3.3V 20-SOIC 集成电路(IC) 时钟发生器,PLL,频率合成器

ETC

知名厂家

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

3.3 VOLT COMMUNICATIONS CLOCK PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to

RENESAS

瑞萨

MK2049-45SI产品属性

  • 类型

    描述

  • 型号

    MK2049-45SI

  • 功能描述

    IC CLK PLL COMM 3.3V 20-SOIC

  • RoHS

  • 类别

    集成电路(IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器

  • 系列

    -

  • 标准包装

    39

  • 系列

    -

  • 类型

    *

  • PLL

    带旁路

  • 输入

    时钟

  • 输出

    时钟

  • 电路数

    1 比率 -

  • 1

    10 差分 -

  • 输出

    是/是 频率 -

  • 最大

    170MHz

  • 除法器/乘法器

    无/无

  • 电源电压

    2.375 V ~ 3.465 V

  • 工作温度

    0°C ~ 70°C

  • 安装类型

    *

  • 封装/外壳

    *

  • 供应商设备封装

    *

  • 包装

    *

更新时间:2025-11-23 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
IDT
24+
NA/
150
优势代理渠道,原装正品,可全系列订货开增值税票
IDT
24+
SOP20
36212
只做原装 公司现货库存
IDT
24+
SOP20
8500
只做原装正品假一赔十为客户做到零风险!!
IDT
25+
SOP20
996880
只做原装,欢迎来电资询
IDT
2023+
SOP20
1773
原厂全新正品旗舰店优势现货
ICS
22+
SOIC20
3000
原装正品,支持实单
ICS
2402+
SOP-20
8324
原装正品!实单价优!
ICS
23+
SOIC20
5000
原装正品,假一罚十
ICS
24+
SOP20
250
ICS
24+
SOIC20
9600
原装现货,优势供应,支持实单!

MK2049-45SI数据表相关新闻