型号 功能描述 生产厂家 企业 LOGO 操作
IN74AC109

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

The IN74AC109 is identical in pinout to the LS/ALS109,HC/HCT109. The device inputs are compatible with standard CMOS outputs, with pullup resistors, they are compatible with LS/ALS outputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inp

INTEGRAL

Integral Corp.

IN74AC109

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

The IN74AC109 is identical in pinout to the LS/ALS109,HC/HCT109. The device inputs are compatible with standard CMOS outputs, with pullup resistors, they are compatible with LS/ALS outputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inp

IKSEMICON

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

The IN74AC109 is identical in pinout to the LS/ALS109,HC/HCT109. The device inputs are compatible with standard CMOS outputs, with pullup resistors, they are compatible with LS/ALS outputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inp

IKSEMICON

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

The IN74AC109 is identical in pinout to the LS/ALS109,HC/HCT109. The device inputs are compatible with standard CMOS outputs, with pullup resistors, they are compatible with LS/ALS outputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inp

INTEGRAL

Integral Corp.

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

The IN74AC109 is identical in pinout to the LS/ALS109,HC/HCT109. The device inputs are compatible with standard CMOS outputs, with pullup resistors, they are compatible with LS/ALS outputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inp

INTEGRAL

Integral Corp.

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

The IN74AC109 is identical in pinout to the LS/ALS109,HC/HCT109. The device inputs are compatible with standard CMOS outputs, with pullup resistors, they are compatible with LS/ALS outputs. This device consists of two J-K flip-flops with individual set, reset, and clock inputs. Changes at the inp

IKSEMICON

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

INTEGRAL

Integral Corp.

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

IKSEMICON

Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

INTEGRAL

Integral Corp.

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

ONSEMI

安森美半导体

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

ONSEMI

安森美半导体

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

ONSEMI

安森美半导体

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

ONSEMI

安森美半导体

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

ONSEMI

安森美半导体

IN74AC109产品属性

  • 类型

    描述

  • 型号

    IN74AC109

  • 制造商

    INTEGRAL

  • 制造商全称

    INTEGRAL

  • 功能描述

    Dual J-K Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

更新时间:2026-3-15 15:01:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
INT
22+
NA
20000
公司只做原装 品质保障
SK(海力士)
25+
封装
500000
源自原厂成本,高价回收工厂呆滞
INT
24+
NA
9000
只做原装正品 有挂有货 假一赔十
HYNIX
24+
SOP-14P
190
HYNIX
23+
12+
53286
##公司主营品牌长期供应100%原装现货可含税提供技术
INT
21+
NA
20
一级代理,专注军工、汽车、医疗、工业、新能源、电力
INT
23+
NA
50000
全新原装正品现货,支持订货
INT
24+
NA
5000
全新原装正品,现货销售
HYNIX
23+
SOP-14L
4414
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
24+
SOP14
9860
原装现货/放心购买

IN74AC109数据表相关新闻