型号 功能描述 生产厂家 企业 LOGO 操作

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

Motorola

摩托罗拉

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

Fairchild

仙童半导体

Dual J-K Negative-edge-triggered Flip-Flops(with Preset and Clear)

● Quadrupie 2-Input Positive NAND Gates ● Quadruple 2-Input Positive NAND Gates (with Open Collector Output) (Continue....)

HitachiHitachi Semiconductor

日立日立公司

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

Fairchild

仙童半导体

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

文件:300.4 Kbytes Page:9 Pages

TI

德州仪器

更新时间:2025-12-29 18:33:01
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
SIG
24+/25+
200
原装正品现货库存价优
SSS
DIP16
6
一级代理,专注军工、汽车、医疗、工业、新能源、电力
74LS112PC
25+
3
3
nsc
25+
500000
行业低价,代理渠道
MXIC
23+24
TSOP
27960
原装现货.优势热卖.终端BOM表可配单
TI
23+
NA
20000
FSC
23+
SO3.9mm
6800
只做原装正品假一赔十为客户做到零风险!!
TI/德州仪器
24+
DIP
990000
明嘉莱只做原装正品现货
24+
21322
公司原厂原装现货假一罚十!特价出售!强势库存!
RENESAS(瑞萨)/IDT
24+
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!

HD74LS112N芯片相关品牌

HD74LS112N数据表相关新闻