位置:GTLP16617MTD > GTLP16617MTD详情

GTLP16617MTD中文资料

厂家型号

GTLP16617MTD

文件大小

74.25Kbytes

页面数量

10

功能描述

17-Bit TTL/GTLP Synchronous Bus Transceiver with Buffered Clock

总线收发器 17-Bit Syn Bus Trans

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

FAIRCHILD

GTLP16617MTD数据手册规格书PDF详情

General Description

The GTLP16617 is a 17-bit registered synchronous bus transceiver that provides TTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data flow and provides a buffered GTLP (CLKOUT) clock output from the TTL CLKAB. The device provides a high speed interface between cards operating at TTL logic levels and a backplane operating at GTLP logic levels.

High speed backplane operation is a direct result of GTLP’s reduced output swing (<1V), reduced input thresh old levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver logic (GTL) JEDEC standard JESD8-3.

Fairchild’s GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.

Features

■ Bidirectional interface between GTLP and TTL logic levels

■ Designed with edge rate control circuitry to reduce output noise on the GTLP port

■ VREF pin provides external supply reference voltage for receiver threshold adjustibility

■ Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature

■ TTL compatible driver and control inputs

■ Designed using Fairchild advanced CMOS technology

■ Bushold data inputs on the A port eliminates the need for external pull-up resistors on unused inputs.

■ Power up/down and power off high impedance for live insertion

■ 5 V tolerant inputs and outputs on the LVTTL port

■ Open drain on GTLP to support wired-or connection

■ Flow through pinout optimizes PCB layout

■ D-type flip-flop, latch and transparent data paths

■ A Port source/sink −32 mA/+32 mA

■ GTLP Buffered CLKAB signal available (CLKOUT)

GTLP16617MTD产品属性

  • 类型

    描述

  • 型号

    GTLP16617MTD

  • 功能描述

    总线收发器 17-Bit Syn Bus Trans

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-11-22 14:09:00
供应商 型号 品牌 批号 封装 库存 备注 价格
FAIRCHILD
20+
TSSOP56
2960
诚信交易大量库存现货
Fairchild/ON
22+
56TSSOP
9000
原厂渠道,现货配单
FAIRCHILD/仙童
2450+
TSSOP56
6540
只做原厂原装正品终端客户免费申请样品
FAIRCHILD/仙童
25+
TSSOP56
628
全新原装正品支持含税
TI/德州仪器
25+
TSOP
32360
TI/德州仪器全新特价GTLP16617MTD即刻询购立享优惠#长期有货
onsemi(安森美)
24+
TSSOP56
1612
只做原装,提供一站式配单服务,代工代料。BOM配单
NSC
2016+
TSOP
2600
只做原装,假一罚十,公司可开17%增值税发票!
NSC
25+
08+
1078
百分百原装正品 真实公司现货库存 本公司只做原装 可
FSC/ON
23+
原包装原封 □□
816
原装进口特价供应 特价,原装元器件供应,支持开发样品 更多详细咨询 库存
ON Semiconductor
24+
56-TSSOP
65200
一级代理/放心采购