型号 功能描述 生产厂家 企业 LOGO 操作

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

Motorola

摩托罗拉

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

Fairchild

仙童半导体

Dual J-K Negative-edge-triggered Flip-Flops(with Preset and Clear)

● Quadrupie 2-Input Positive NAND Gates ● Quadruple 2-Input Positive NAND Gates (with Open Collector Output) (Continue....)

HitachiHitachi Semiconductor

日立日立公司

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

Fairchild

仙童半导体

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

文件:300.4 Kbytes Page:9 Pages

TI

德州仪器

更新时间:2025-12-24 17:25:01
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TI
23+
NA
20000
ti
24+
N/A
6980
原装现货,可开13%税票
74LS112PC
25+
3
3
TI/TEXAS
NEW
3.9mm
8931
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
SIGNETICS
23+
DIP-16
9856
原装正品,假一罚百!
TI
25+23+
SOIC-16
10412
绝对原装正品全新进口深圳现货
HIT
25+
DIP
4500
全新原装、诚信经营、公司现货销售
nsc
25+
500000
行业低价,代理渠道
N/A
22+
PDIP
12245
现货,原厂原装假一罚十!
TI
SOP
650
正品原装--自家现货-实单可谈

F74LS112PC数据表相关新闻