位置:H5ANAG8NCMR-XXC > H5ANAG8NCMR-XXC详情

H5ANAG8NCMR-XXC中文资料

厂家型号

H5ANAG8NCMR-XXC

文件大小

655.34Kbytes

页面数量

43

功能描述

16Gb DDR4 SDRAM

数据手册

下载地址一下载地址二

简称

ETC

生产厂商

List of Unclassifed Manufacturers

中文名称

未分类制造商官网

LOGO

H5ANAG8NCMR-XXC数据手册规格书PDF详情

FEATURES

• VDD=VDDQ=1.2V +/- 0.06V

• Fully differential clock inputs (CK, CK) operation

• Differential Data Strobe (DQS, DQS)

• On chip DLL align DQ, DQS and DQS transition with CK

transition

• DM masks write data-in at the both rising and falling

edges of the data strobe

• All addresses and control inputs except data, data

strobes and data masks latched on the rising edges of

the clock

• Programmable CAS latency 9, 11, 12, 13, 14, 15, 16,

17 and 18 supported

• Programmable additive latency 0, CL-1, and CL-2

supported

• Programmable CAS Write latency (CWL) = 9, 10, 11,

12, 14, 16

• Programmable burst length 4/8 with both nibble

sequential and interleave mode

• BL switch on the fly

• 16banks

• Average Refresh Cycle (Tcase of 0 oC~ 95 oC)

- 7.8 µs at 0oC ~ 85 oC

- 3.9 µs at 85oC ~ 95 oC

• JEDEC standard 78ball FBGA(x8)

• Driver strength selected by MRS

• Dynamic On Die Termination supported

• Two Termination States such as RTT_PARK and

RTT_NOM switchable by ODT pin

• Asynchronous RESET pin supported

• ZQ calibration supported

• TDQS (Termination Data Strobe) supported

• Write Levelization supported

• 8 bit pre-fetch

• This product in compliance with the RoHS directive.

• Internal Vref DQ level generation is available

• Write CRC is supported at all speed grades

• Maximum Power Saving Mode is supported

• TCAR(Temperature Controlled Auto Refresh) mode is

supported

• LP ASR(Low Power Auto Self Refresh) mode is supported

• Fine Granularity Refresh is supported

• Per DRAM Addressability is supported

• Geardown Mode(1/2 rate, 1/4 rate) is supported

• Programable Preamble for read and write is supported

• Self Refresh Abort is supported

• CA parity (Command/Address Parity) mode is supported

• Bank Grouping is applied, and CAS to CAS latency

(tCCD_L, tCCD_S) for the banks in the same or different

bank group accesses are available

• DBI(Data Bus Inversion) is supported

更新时间:2025-5-30 14:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
SKHYNIX
23+
BGA
12300
优势原装现货假一赔十
HYNIX/海力士
23+
BGA96
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
HYINX
23+
BGA
50000
全新原装正品现货,支持订货
SK HYNIX
24+
FBGA
5000
十年沉淀唯有原装
SK HYNIX
23+
FBGA
20000
HYINX
24+
NA/
3282
原装现货,当天可交货,原型号开票
SK HYNIX
23+
FBGA
6740
专注配单,只做原装进口现货
海力士
23+
FCBGA
4520
海力士内存优势渠道
SK HYNIX
23+
FBGA
6740
专注配单,只做原装进口现货
SK HYNIX
24+
FBGA
9000
只做原装正品 有挂有货 假一赔十

ETC相关芯片制造商

  • ETC1
  • etc2
  • ETEK
  • ETL
  • ETRI
  • Etron
  • EUDYNA
  • eupec
  • EUROPA
  • EUROQUARTZ
  • EUTECH
  • EVE

List of Unclassifed Manufacturers 未分类制造商

中文资料: 95548条

未分类制造商