位置:H5AN8G8NAFR-RDC > H5AN8G8NAFR-RDC详情

H5AN8G8NAFR-RDC中文资料

厂家型号

H5AN8G8NAFR-RDC

文件大小

821.06Kbytes

页面数量

45

功能描述

8Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

数据手册

下载地址一下载地址二到原厂下载

生产厂商

HYNIX

H5AN8G8NAFR-RDC数据手册规格书PDF详情

Description

The H5AN8G4NAFR-xxC, H5AN8G8NAFR-xxC and H5AN8G6NAFR-xxC are a 8Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 8Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched

to achieve very high bandwidth.

FEATURES

• VDD=VDDQ=1.2V +/- 0.06V

• Fully differential clock inputs (CK, CK) operation

• Differential Data Strobe (DQS, DQS)

• On chip DLL align DQ, DQS and DQS transition with CK 

transition

• DM masks write data-in at the both rising and falling 

edges of the data strobe

• All addresses and control inputs except data, data

strobes and data masks latched on the rising edges of

the clock

• Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,

16, 17, 18, 19 and 20 supported

• Programmable additive latency 0, CL-1, and CL-2 

supported (x4/x8 only)

• Programmable CAS Write latency (CWL) = 9, 10, 11,

12, 14, 16, 18

• Programmable burst length 4/8 with both nibble 

sequential and interleave mode

• BL switch on the fly

• 16banks

• Average Refresh Cycle (Tcase of 0 oC~ 95 oC)

- 7.8 μs at 0oC ~ 85 oC

- 3.9 μs at 85oC ~ 95 oC

• JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

• Driver strength selected by MRS

• Dynamic On Die Termination supported

• Two Termination States such as RTT_PARK and

RTT_NOM switchable by ODT pin

• Asynchronous RESET pin supported

• ZQ calibration supported

• TDQS (Termination Data Strobe) supported (x8 only)

• Write Levelization supported

• 8 bit pre-fetch

• This product in compliance with the RoHS directive.

• Internal Vref DQ level generation is available

• Write CRC is supported at all speed grades

• Maximum Power Saving Mode is supported

• TCAR(Temperature Controlled Auto Refresh) mode is

supported

• LP ASR(Low Power Auto Self Refresh) mode is supported

• Fine Granularity Refresh is supported

• Per DRAM Addressability is supported

• Geardown Mode(1/2 rate, 1/4 rate) is supported

• Programable Preamble for read and write is supported

• Self Refresh Abort is supported

• CA parity (Command/Address Parity) mode is supported

• Bank Grouping is applied, and CAS to CAS latency

(tCCD_L, tCCD_S) for the banks in the same or different

bank group accesses are available

• DBI(Data Bus Inversion) is supported(x8)

更新时间:2026-3-6 9:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
HYNIX/海力士
18+
BGA
10822
只做原装,库存和价格请咨询为准
SKHYNIX
24+
FBGA
43200
郑重承诺只做原装进口现货
SKHYNIX
2450+
FBGA
6540
只做原装正品假一赔十为客户做到零风险!!
SKHYNIX
24+
BGA
20000
原装正品保障-原包原盒可含税-深港可交货
SAMSUNG/三星
25+
FBGA
12500
全新原装现货,假一赔十
80000
SKHYNIX
22+
BGA
12245
现货,原厂原装假一罚十!
SK HYNIX
25+
20000
原装现货,可追溯原厂渠道
SK HYNIX SEMICONDUCTOR
23+
SMD
880000
明嘉莱只做原装正品现货
SK hynix/海力士
24+
BGA78
39500
进口原装现货 支持实单价优

HYNIX相关芯片制造商