型号 功能描述 生产厂家 企业 LOGO 操作

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS109.

SS

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

High Speed CMOS Logic

文件:643.32 Kbytes Page:6 Pages

SS

更新时间:2025-12-29 23:00:02
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
恩XP
24+
标准封装
17048
全新原装正品/价格优惠/质量保障
PHSSEMICONDUCTOR
24+
NA
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
NEXPERIA/安世
25+
SOT109-1
600000
NEXPERIA/安世全新特价74HC109D-Q100J即刻询购立享优惠#长期有排单订
恩XP
22+
16SOIC
9000
原厂渠道,现货配单
PHIL
24+/25+
494
原装正品现货库存价优
Nexperia(安世)
2021+
SSOP-16
499
恩XP
25+
N/A
6000
原装,请咨询
恩XP
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
恩XP
25+
500000
行业低价,代理渠道
Nexperia
25+
N/A
20000

ECG74HC109数据表相关新闻