型号 功能描述 生产厂家 企业 LOGO 操作
CY7C1345F

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1345F

4-Mb (128K x 36) Flow-Through Sync SRAM

Infineon

英飞凌

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mb (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345F is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

128K x 36 Synchronous Flow-Through 3.3V Cache RAM

Functional Description The CY7C1345B is a 3.3V, 128K by 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter captures the first address in a burst and incre

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mbit (128K x 36) Flow-Through Sync SRAM

Functional Description[1] The CY7C1345G is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increm

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

4-Mbit (128K x 36) Flow Through Sync SRAM

文件:767.49 Kbytes Page:20 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1345F产品属性

  • 类型

    描述

  • 型号

    CY7C1345F

  • 制造商

    Rochester Electronics LLC

  • 功能描述

    - Bulk

  • 制造商

    Cypress Semiconductor

更新时间:2025-10-20 22:59:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
CYPRESS(赛普拉斯)
24+
BGA119
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
CYPRESS/赛普拉斯
25+
TQFP100
543
原装正品,假一罚十!
CYPRESS
20+
MQFP-128
500
样品可出,优势库存欢迎实单
CYPRESS
2023+
BGA
50000
原装现货
CYPRESS
25+
TQFP100
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
CYPRESS
22+
TQFP-100
8000
原装正品支持实单
CY
25+
QFP
2317
品牌专业分销商,可以零售
CY
24+
BGA
29
CYRESS?
23+
TQFP
5000
绝对全新原装!现货!特价!请放心订购!
CYPRESS/赛普拉斯
24+
BGA
9480
公司现货库存,支持实单

CY7C1345F数据表相关新闻