位置:ADF4382A > ADF4382A详情

ADF4382A中文资料

厂家型号

ADF4382A

文件大小

3917Kbytes

页面数量

70

功能描述

Microwave Wideband Synthesizer with Integrated VCO

数据手册

下载地址一下载地址二到原厂下载

生产厂商

Analog Devices

简称

AD亚德诺

中文名称

亚德诺半导体技术有限公司官网

LOGO

ADF4382A数据手册规格书PDF详情

GENERAL DESCRIPTION

The ADF4382A is a high performance, ultralow jitter, fractional-N

phased-locked loop (PLL) with an integrated voltage controlled

oscillator (VCO) ideally suited for local oscillator (LO) generation

for 5G applications or data converter clock applications. The high

performance PLL has a figure of merit of −239 dBc/Hz, low 1/f

noise and high PFD frequency of 625 MHz in integer mode that can

achieve ultralow in-band noise and integrated jitter. The ADF4382A

can generate frequencies in a fundamental octave range of 11.5

GHz to 21 GHz, thereby eliminating the need for subharmonic

filters. The divide by 2 and divide by 4 output dividers on the

ADF4382A allow frequencies to be generated from 5.75 GHz to

10.5 GHz and 2.875 GHz to 5.25 GHz, respectively.

For multiple data converter clock applications, the ADF4382A automatically

aligns its output to the input reference edge by including

the output divider in the PLL feedback loop. For applications that require

deterministic delay or delay adjustment capability, a programmable

reference to output delay with <1 ps resolution is provided.

The reference to output delay matching across multiple devices and

over temperature allows predictable and precise multichip clock and

system reference (SYSREF) alignment.

The simplicity of the ADF4382A block diagram eases development

time with a simplified serial peripheral interface (SPI) register map,

repeatable multichip clock alignment, and limiting unwanted clock

spurs by allowing off-chip SYSREF generation.

FEATURES

► Fundamental output frequency range: 11.5 GHz to 21 GHz

► Divide by 2 output frequency range: 5.75 GHz to 10.5 GHz

► Divide by 4 output frequency range: 2.875 GHz to 5.25 GHz

► Integrated RMS jitter at 20 GHz = 20 fs (integration bandwidth:

100 Hz to 100 MHz)

► Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method)

► VCO autocalibration time < 100 μs

► Phase noise floor: −156 dBc/Hz at 20 GHz

► PLL specifications

► −239 dBc/Hz: normalized in-band phase noise floor

► −287 dBc/Hz: normalized 1/f phase noise floor

► 625 MHz maximum phase/frequency detector input frequency

► 4.5 GHz reference input frequency

► Typical spurious fPFD: −90 dBc

► Reference to output delay specifications

► Propagation delay temperature coefficient: 0.06 ps/°C

► Adjustment step size: <1 ps

► Multichip output phase alignment

► 3.3 V and 5 V power supplies

► ADIsimPLLTM loop filter design tool support

► 7 mm × 7 mm, 48-terminal LGA

► −40°C to +105°C operating temperature

APPLICATIONS

► High performance data converter clocking

► Wireless infrastructure (MC-GSM, 5G, 6G)

► Test and measurement

更新时间:2025-5-14 15:36:00
供应商 型号 品牌 批号 封装 库存 备注 价格
AD
23+
原厂原包
19960
只做进口原装 终端工厂免费送样
AD
24+
9000
5000
原装现货
AD
2023+
标准封装
8700
原装现货
AD
24+
QFN40
5000
只做原装公司现货
AD
23+
LFCSP40
8650
受权代理!全新原装现货特价热卖!
ADI
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
ADI
21+
QFN
12588
原装正品,自己库存 假一罚十
ADI
19+
QFN
256800
原厂代理渠道,每一颗芯片都可追溯原厂;
ADI
23+
NA
3000
专业电子元器件供应链正迈科技特价代理QQ1304306553
ADI
24+
LFCSP
15000
ADI一级代理商专营进口原装现货假一赔十

AD相关电路图

  • ADAM-TECH
  • A-DATA
  • ADDTEK
  • ADELS
  • ADL
  • Adlink
  • ADMOS
  • ADPOW
  • ADTECH
  • ADV
  • ADVANCEDENERGY
  • ADVANCEDPHOTONIX

Analog Devices 亚德诺半导体技术有限公司

中文资料: 85884条

(Analog Devices,简称ADI)成立于1965年,总部位于美国马萨诸塞州诺丁汉,是全球领先的高性能模拟、混合信号和数字信号处理集成电路(IC)设计与制造公司。ADI致力于为各种应用提供创新的解决方案,涵盖通信、工业、汽车、医疗、消费电子和数据中心等多个领域。 公司以其强大的研发实力和专业技术著称,拥有广泛的产品组合,包括放大器、转换器、传感器和处理器等,能够满足客户在信号处理和控制方面的需求。ADI的产品被广泛应用于数据测量、无线通信、音频处理、视频监控以及自动化和控制系统等领域。 模拟器件公司始终致力于推动技术创新,凭借强大的科技实力,为客户提供高效、可靠的解决方案,帮助他们提高