位置:ADF4382A > ADF4382A详情

ADF4382A中文资料

厂家型号

ADF4382A

文件大小

3917Kbytes

页面数量

70

功能描述

Microwave Wideband Synthesizer with Integrated VCO

数据手册

下载地址一下载地址二到原厂下载

生产厂商

AD

ADF4382A数据手册规格书PDF详情

GENERAL DESCRIPTION

The ADF4382A is a high performance, ultralow jitter, fractional-N

phased-locked loop (PLL) with an integrated voltage controlled

oscillator (VCO) ideally suited for local oscillator (LO) generation

for 5G applications or data converter clock applications. The high

performance PLL has a figure of merit of −239 dBc/Hz, low 1/f

noise and high PFD frequency of 625 MHz in integer mode that can

achieve ultralow in-band noise and integrated jitter. The ADF4382A

can generate frequencies in a fundamental octave range of 11.5

GHz to 21 GHz, thereby eliminating the need for subharmonic

filters. The divide by 2 and divide by 4 output dividers on the

ADF4382A allow frequencies to be generated from 5.75 GHz to

10.5 GHz and 2.875 GHz to 5.25 GHz, respectively.

For multiple data converter clock applications, the ADF4382A automatically

aligns its output to the input reference edge by including

the output divider in the PLL feedback loop. For applications that require

deterministic delay or delay adjustment capability, a programmable

reference to output delay with <1 ps resolution is provided.

The reference to output delay matching across multiple devices and

over temperature allows predictable and precise multichip clock and

system reference (SYSREF) alignment.

The simplicity of the ADF4382A block diagram eases development

time with a simplified serial peripheral interface (SPI) register map,

repeatable multichip clock alignment, and limiting unwanted clock

spurs by allowing off-chip SYSREF generation.

FEATURES

► Fundamental output frequency range: 11.5 GHz to 21 GHz

► Divide by 2 output frequency range: 5.75 GHz to 10.5 GHz

► Divide by 4 output frequency range: 2.875 GHz to 5.25 GHz

► Integrated RMS jitter at 20 GHz = 20 fs (integration bandwidth:

100 Hz to 100 MHz)

► Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method)

► VCO autocalibration time < 100 μs

► Phase noise floor: −156 dBc/Hz at 20 GHz

► PLL specifications

► −239 dBc/Hz: normalized in-band phase noise floor

► −287 dBc/Hz: normalized 1/f phase noise floor

► 625 MHz maximum phase/frequency detector input frequency

► 4.5 GHz reference input frequency

► Typical spurious fPFD: −90 dBc

► Reference to output delay specifications

► Propagation delay temperature coefficient: 0.06 ps/°C

► Adjustment step size: <1 ps

► Multichip output phase alignment

► 3.3 V and 5 V power supplies

► ADIsimPLLTM loop filter design tool support

► 7 mm × 7 mm, 48-terminal LGA

► −40°C to +105°C operating temperature

APPLICATIONS

► High performance data converter clocking

► Wireless infrastructure (MC-GSM, 5G, 6G)

► Test and measurement

更新时间:2026-1-29 17:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ADI(亚德诺)
25+
N/A
18798
原装正品现货,原厂订货,可支持含税原型号开票。
ADI(亚德诺)
25+
N/A
18798
原装正品现货,原厂订货,可支持含税原型号开票。
ADI/亚德诺
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
ADI
25+
48-Terminal Land Grid Array [L
5500
适用于高性能转换器时钟应用的 2.87GHz 至 21GHz 小数 N PLL/VCO
ADI
2534+
原厂封装
25000
15年芯片行业经验/只供原装正品:13570885961邹小姐
AD
24+
9000
5000
原装现货
AD
24+
QFN40
5000
只做原装公司现货
ADI/亚德诺
2447
TSSOP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
ADI/亚德诺
25+
原封装
8800
公司只做原装,详情请咨询
ADI/亚德诺
QFN
6698