| 型号 | 功能描述 | 生产厂家 企业 | LOGO | 操作 |
|---|---|---|---|---|
AV9172 | Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | ||
AV9172 | Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | IDT | ||
AV9172 | Low Skew Output Buffer | RENESAS 瑞萨 | ||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua | ICST | |||
Low Skew Output Buffer | RENESAS 瑞萨 | |||
ISO2-CMOS ST-BUS??FAMILY Digital Subscriber Interface Circuit Digital Network Interface Circuit Description The MT9171 (DSIC) and MT9172 (DNIC) are multifunction devices capable of providing high speed, full duplex digital transmission up to 160 kbit/s over a twisted wire pair. They use adaptive echo cancelling techniques and transfer data in (2B+D) format compatible to the ISDN basic rat | MITEL | |||
ISO2-CMOS ST-BUS??FAMILY Digital Subscriber Interface Circuit Digital Network Interface Circuit Description The MT9171 (DSIC) and MT9172 (DNIC) are multifunction devices capable of providing high speed, full duplex digital transmission up to 160 kbit/s over a twisted wire pair. They use adaptive echo cancelling techniques and transfer data in (2B+D) format compatible to the ISDN basic rat | MITEL | |||
ISO2-CMOS ST-BUS??FAMILY Digital Subscriber Interface Circuit Digital Network Interface Circuit Description The MT9171 (DSIC) and MT9172 (DNIC) are multifunction devices capable of providing high speed, full duplex digital transmission up to 160 kbit/s over a twisted wire pair. They use adaptive echo cancelling techniques and transfer data in (2B+D) format compatible to the ISDN basic rat | MITEL | |||
HIGH SPEED PLL WITH BUILT-IN PRESCALER 文件:869.61 Kbytes Page:22 Pages | TOSHIBA 东芝 |
| IC供应商 | 芯片型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
ICS |
24+ |
SOP-16 |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
|||
ICS |
25+23+ |
SOP-16 |
36531 |
绝对原装正品全新进口深圳现货 |
|||
ICS |
22+ |
SOP |
8000 |
原装正品支持实单 |
|||
ICS |
25+ |
SOP |
3200 |
全新原装、诚信经营、公司现货销售! |
|||
INTEGRATEDCI |
23+ |
65600 |
|||||
97 |
SOP |
193 |
原装现货海量库存欢迎咨询 |
||||
25+ |
SOP16W |
3629 |
原装优势!房间现货!欢迎来电! |
||||
AV9172-07CS16 |
25+ |
2424 |
2424 |
||||
ICS |
26+ |
MSOP |
890000 |
一级总代理商原厂原装大批量现货
一站式服务 |
|||
ICS |
2403+ |
SOP |
11809 |
原装现货!欢迎随时咨询! |
AV9172规格书下载地址
AV9172参数引脚图相关
- c188
- c1209
- c1008
- c1000
- bul128a
- bul128
- bu406
- bq5
- biss0001
- bga
- bf419
- BDM
- bcm2727
- bcm
- bc01
- ba028
- b533
- avr单片机
- avl
- AVD004
- AVD002P
- AVD002F
- AVD0.5S
- AVCQO14
- AVCQO08
- AVC-5S
- AVC5000
- AVC40I
- AVC2510
- AVC-24S
- AVC20W
- AVC-15S
- AVC-12S
- AVC_16
- avb
- AVA-24A
- AV98-XX
- AV97-XX
- AV966
- AV965
- AV9173-01CS08LF
- AV9173-01CS08
- AV9173-01CN08LF
- AV9173-01CN08
- AV9173-01
- AV9172-07CW16
- AV9172-07CS16
- AV9172-07CN16
- AV9172-07CC16
- AV9172-07
- AV9172-03CW16
- AV9172-03CS16
- AV9172-03CN16
- AV9172-03CC16
- AV9172-03
- AV9172-01CW16
- AV9172-01CS16
- AV9172-01CN16
- AV9172-01CC16
- AV9172-01
- AV9170-07CS08
- AV9170-07CN08
- AV9170-07
- AV9170-02CS8
- AV9170-01CN8
- AV9170
- AV9155C-44CW20
- AV9155C-44
- AV9155C-36CM20
- AV9155C-23CM20
- AV9155C-02CM20
- AV9155C-01CW20
- AV9155C
- AV9155-36W32L
- AV9155-36W28L
- AV9155-36W24L
- AV9155-36W20L
- AV9155-36W18L
- AV9155-36W16L
- AV9155-36W14L
- AV9155
- AV9154A
- AV9110
- AV9108
- AV9107C
- AV9014
- AV9012
- AV882
- AV87-XX
- AV-875
- AV8732E
- AV86-XX
- AV8550S
- AV8550
- AV8050S
- AV8050
- AV772
- AV733
AV9172数据表相关新闻
AV8062700849508SR078只有原装现货
AV8062700849508SR078只有原装现货
2024-8-9AV1-1A211A-R00
只做原装
2023-5-31AVR32DA28-E/SO
AVR32DA28-E/SO
2022-2-17AVR128DA32-E/PT
AVR128DA32-E/PT
2021-11-25AUIRS2336STR
厂商名称 Infineon 包装说明 SOP, SOP28,.4 Reach Compliance Code compliant ECCN代码 EAR99 Factory Lead Time 26 weeks Samacsys Description Gate Drivers 3-Phase Bridge DRVR 600V 200mA 275ns 内置保护 TRANSIENT;_OVER CURRENT;_THERMAL;_UNDER VOLTAGE 接口集成电路类型 BUFFER OR INVERTER BASED MOSFET
2021-10-16AVH22LSSFE3242604
AVH22LSSFE3242604
2021-8-31
DdatasheetPDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108