型号 功能描述 生产厂家 企业 LOGO 操作
AV9172

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

AV9172

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

IDT

AV9172

Low Skew Output Buffer

RENESAS

瑞萨

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

General Description The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is gua

ICST

Low Skew Output Buffer

RENESAS

瑞萨

ISO2-CMOS ST-BUS??FAMILY Digital Subscriber Interface Circuit Digital Network Interface Circuit

Description The MT9171 (DSIC) and MT9172 (DNIC) are multifunction devices capable of providing high speed, full duplex digital transmission up to 160 kbit/s over a twisted wire pair. They use adaptive echo cancelling techniques and transfer data in (2B+D) format compatible to the ISDN basic rat

MITEL

ISO2-CMOS ST-BUS??FAMILY Digital Subscriber Interface Circuit Digital Network Interface Circuit

Description The MT9171 (DSIC) and MT9172 (DNIC) are multifunction devices capable of providing high speed, full duplex digital transmission up to 160 kbit/s over a twisted wire pair. They use adaptive echo cancelling techniques and transfer data in (2B+D) format compatible to the ISDN basic rat

MITEL

ISO2-CMOS ST-BUS??FAMILY Digital Subscriber Interface Circuit Digital Network Interface Circuit

Description The MT9171 (DSIC) and MT9172 (DNIC) are multifunction devices capable of providing high speed, full duplex digital transmission up to 160 kbit/s over a twisted wire pair. They use adaptive echo cancelling techniques and transfer data in (2B+D) format compatible to the ISDN basic rat

MITEL

HIGH SPEED PLL WITH BUILT-IN PRESCALER

文件:869.61 Kbytes Page:22 Pages

TOSHIBA

东芝

更新时间:2026-3-17 16:51:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
ICS
24+
SOP-16
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
ICS
25+23+
SOP-16
36531
绝对原装正品全新进口深圳现货
ICS
22+
SOP
8000
原装正品支持实单
ICS
25+
SOP
3200
全新原装、诚信经营、公司现货销售!
INTEGRATEDCI
23+
65600
97
SOP
193
原装现货海量库存欢迎咨询
25+
SOP16W
3629
原装优势!房间现货!欢迎来电!
AV9172-07CS16
25+
2424
2424
ICS
26+
MSOP
890000
一级总代理商原厂原装大批量现货 一站式服务
ICS
2403+
SOP
11809
原装现货!欢迎随时咨询!

AV9172数据表相关新闻

  • AV8062700849508SR078只有原装现货

    AV8062700849508SR078只有原装现货

    2024-8-9
  • AV1-1A211A-R00

    只做原装

    2023-5-31
  • AVR32DA28-E/SO

    AVR32DA28-E/SO

    2022-2-17
  • AVR128DA32-E/PT

    AVR128DA32-E/PT

    2021-11-25
  • AUIRS2336STR

    厂商名称 Infineon 包装说明 SOP, SOP28,.4 Reach Compliance Code compliant ECCN代码 EAR99 Factory Lead Time 26 weeks Samacsys Description Gate Drivers 3-Phase Bridge DRVR 600V 200mA 275ns 内置保护 TRANSIENT;_OVER CURRENT;_THERMAL;_UNDER VOLTAGE 接口集成电路类型 BUFFER OR INVERTER BASED MOSFET

    2021-10-16
  • AVH22LSSFE3242604

    AVH22LSSFE3242604

    2021-8-31