位置:首页 > IC中文资料第3041页 > 74LVC573
74LVC573价格
参考价格:¥0.7859
型号:74LVC573ABQ,115 品牌:NXP 备注:这里有74LVC573多少钱,2025年最近7天走势,今日出价,今日竞价,74LVC573批发/采购报价,74LVC573行情走势销售排行榜,74LVC573报价。型号 | 功能描述 | 生产厂家 企业 | LOGO | 操作 |
---|---|---|---|---|
74LVC573 | Octal D-type transparent latch with 5-volt tolerant inputs/outputs 3-State DESCRIPTION The 74LVC573A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Inputs can be driven from either 3.3V or 5V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as | Philips 飞利浦 | ||
74LVC573 | 74LVC573: Low Voltage CMOS Octal Transparent Latch Flow Through Pinout | ONSEMI 安森美半导体 | ||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 1. General description The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change e | NEXPERIA 安世 | |||
OCTAL TRANSPARENT D-TYPE LATCH WITH 3 STATE OUTPUTS Description The 74LVC573A provides eight transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to | DIODES 美台半导体 | |||
Low-Voltage CMOS Octal Buffer Flow Through Pinout Low-Voltage CMOS Octal Transparent Latch With 5 V−Tolerant Inputs and Outputs (3−State, Non−Inverting) The 74LVC573A is a high performance, non−inverting octal transparent latch operating from a 1.2 to 3.6 V supply. High impedance TTL compatible inputs significantly reduce current loading to inp | ONSEMI 安森美半导体 | |||
Octal D-type transparent latch with 5-volt tolerant inputs/outputs 3-State DESCRIPTION The 74LVC573A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Inputs can be driven from either 3.3V or 5V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as | Philips 飞利浦 | |||
OCTAL D-TYPE LATCH HIGH PERFORMANCE DESCRIPTION The 74LVC573A is a low voltage CMOS OCTAL D-TYPE LATCH fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for 1.65 to 3.6 VCC operations and low power and low noise applications. ■ 5V TOLERANT INPUTS ■ HIGH SPEED: tPD = 6.8ns (MAX.) a | STMICROELECTRONICS 意法半导体 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 1. General description The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change e | NEXPERIA 安世 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 1. General description The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change e | NEXPERIA 安世 | |||
Octal D-type transparent latch with 5-volt tolerant inputs/outputs 3-State DESCRIPTION The 74LVC573A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Inputs can be driven from either 3.3V or 5V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as | Philips 飞利浦 | |||
Octal D-type transparent latch with 5-volt tolerant inputs/outputs 3-State DESCRIPTION The 74LVC573A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Inputs can be driven from either 3.3V or 5V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as | Philips 飞利浦 | |||
Low-Voltage CMOS Octal Buffer Flow Through Pinout Low-Voltage CMOS Octal Transparent Latch With 5 V−Tolerant Inputs and Outputs (3−State, Non−Inverting) The 74LVC573A is a high performance, non−inverting octal transparent latch operating from a 1.2 to 3.6 V supply. High impedance TTL compatible inputs significantly reduce current loading to inp | ONSEMI 安森美半导体 | |||
OCTAL D-TYPE LATCH HIGH PERFORMANCE DESCRIPTION The 74LVC573A is a low voltage CMOS OCTAL D-TYPE LATCH fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for 1.65 to 3.6 VCC operations and low power and low noise applications. ■ 5V TOLERANT INPUTS ■ HIGH SPEED: tPD = 6.8ns (MAX.) a | STMICROELECTRONICS 意法半导体 | |||
Octal D-type transparent latch with 5-volt tolerant inputs/outputs 3-State DESCRIPTION The 74LVC573A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Inputs can be driven from either 3.3V or 5V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as | Philips 飞利浦 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 1. General description The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change e | NEXPERIA 安世 | |||
OCTAL TRANSPARENT D-TYPE LATCH WITH 3 STATE OUTPUTS Description The 74LVC573A provides eight transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to | DIODES 美台半导体 | |||
OCTAL TRANSPARENT D-TYPE LATCH WITH 3 STATE OUTPUTS Description The 74LVC573A provides eight transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to | DIODES 美台半导体 | |||
OCTAL D-TYPE LATCH HIGH PERFORMANCE DESCRIPTION The 74LVC573A is a low voltage CMOS OCTAL D-TYPE LATCH fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for 1.65 to 3.6 VCC operations and low power and low noise applications. ■ 5V TOLERANT INPUTS ■ HIGH SPEED: tPD = 6.8ns (MAX.) a | STMICROELECTRONICS 意法半导体 | |||
OCTAL D-TYPE LATCH HIGH PERFORMANCE | STMICROELECTRONICS 意法半导体 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 文件:161.56 Kbytes Page:20 Pages | Philips 飞利浦 | |||
Octal D-type transparent latch with 5 V tolerantinputs/outputs; 3-state | NEXPERIA 安世 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 文件:261.12 Kbytes Page:16 Pages | NEXPERIA 安世 | |||
封装/外壳:20-VFQFN 裸露焊盘 包装:管件 描述:IC TRANSPARENT LATCH 20DHVQFN 集成电路(IC) 锁存器 | ETC 知名厂家 | ETC | ||
封装/外壳:20-XFQFN 裸露焊盘 包装:管件 描述:IC TRANSPARENT LATCH 20DHXQFN 集成电路(IC) 锁存器 | ETC 知名厂家 | ETC | ||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 文件:261.12 Kbytes Page:16 Pages | NEXPERIA 安世 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 文件:261.12 Kbytes Page:16 Pages | NEXPERIA 安世 | |||
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 文件:261.12 Kbytes Page:16 Pages | NEXPERIA 安世 |
74LVC573产品属性
- 类型
描述
- 型号
74LVC573
- 制造商
NXP Semiconductors
IC供应商 | 芯片型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
24+ |
标准封装 |
43048 |
全新原装正品/价格优惠/质量保障 |
|||
恩XP |
2016+ |
TSSOP |
3500 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
TI/德州仪器 |
25+ |
SOP-20 |
996880 |
只做原装,欢迎来电资询 |
|||
PHI |
2002 |
TSSOP |
960 |
原装现货 价格优势 |
|||
TI/德州仪器 |
23+ |
SOP-20 |
98900 |
原厂原装正品现货!! |
|||
恩XP |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
|||
恩XP |
23+ |
标准封装 |
6000 |
正规渠道,只有原装! |
|||
恩XP |
20+ |
6000 |
原装现货支持BOM配单服务 |
||||
TI/德州仪器 |
24+ |
SOP20 |
1160 |
大批量供应优势库存热卖 |
|||
PHI |
25+ |
TSSOP20 |
12496 |
PHILIPS/飞利浦原装正品74LVC573APW即刻询购立享优惠#长期有货 |
74LVC573芯片相关品牌
74LVC573规格书下载地址
74LVC573参数引脚图相关
- 8位移位寄存器
- 89c51
- 89c2051
- 88e6060
- 8550
- 8510c
- 8486
- 8390
- 8255
- 822j
- 8171
- 815ept
- 8100c
- 8051
- 8024
- 7号电池
- 7994
- 7805
- 7756
- 7705ac
- 74LVT32
- 74LVT20
- 74LVT14
- 74LVT10
- 74LVT08
- 74LVT04
- 74LVT02
- 74LVT00
- 74LVQ86
- 74LVQ74
- 74LVQ32
- 74LVQ20
- 74LVQ14
- 74LVQ11
- 74LVQ10
- 74LVQ08
- 74LVQ04
- 74LVQ02
- 74LVQ00
- 74LVC86
- 74LVC574AQ20-13
- 74LVC574APW,118
- 74LVC574APW,112
- 74LVC574APW
- 74LVC574ADB,118
- 74LVC574AD,118
- 74LVC574AD,112
- 74LVC574ABQ,115
- 74LVC573ATTR
- 74LVC573AT20-13
- 74LVC573AQ20-13
- 74LVC573APW,118
- 74LVC573APW,112
- 74LVC573AMTR
- 74LVC573ADB,118
- 74LVC573ADB,112
- 74LVC573AD.118
- 74LVC573AD,118
- 74LVC573AD,112
- 74LVC573ABQ,115
- 74LVC543APW,118
- 74LVC543APW,112
- 74LVC543ADB,112
- 74LVC543AD,112
- 74LVC541AT20-13
- 74LVC541AQ20-13
- 74LVC541APW.118
- 74LVC541APW,118-CUTTAPE
- 74LVC541APW,118
- 74LVC541APW,112
- 74LVC541ADB,118
- 74LVC541ADB,112
- 74LVC541AD.118
- 74LVC541AD,118
- 74LVC541AD,112
- 74LVC541ABQ,115
- 74LVC540AT20-13
- 74LVC540AQ20-13
- 74LVC4245APW,118
- 74LVC4245APW,112
- 74LVC27
- 74LVC11
- 74LVC10
- 74LVC02
- 74LV86N
- 74LV86D
- 74LV86A
- 74LV86
- 74LV74N
- 74LV74D
- 74LV74A
- 74LV74
- 74LV688
- 74LV595
- 74LV574
- 74LV573
- 74LV541
- 74LV423
- 74LV393
- 74LV377
74LVC573数据表相关新闻
74LVC2G240DP 封装TSSOP8 缓冲器和线路驱动器 原装现货
74LVC2G240DP 封装TSSOP8 缓冲器和线路驱动器 原装现货
2024-5-2874LVC8T595转换移位寄存器
74LVC8T595转换移位寄存器
2024-1-1974LVC74AD/AU118
74LVC74AD/AU118
2023-10-2474LVC74APW+118
74LVC74APW+118
2023-5-1974LVC2G34W6-7
公司原装正品 现货库存 价格优势
2022-4-2174LVC32AD
大小:98.54KB厂家:PHILIPS [Philips Semiconductors]描述:Quad 2-input OR gate制造商:NXP产品种类:门(与/非与/或/非或)产品:OR逻辑系列:LVC栅极数量:Quad线路数量(输入/输出):2 / 1高电平输出电流:- 24 mA低电平输出电流:24 mA传播延迟时间:2.1 nsSupply Voltage - Max:3.6 VSupply Voltage - Min:1.2 V
2021-10-16
DdatasheetPDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105