位置:首页 > IC中文资料第383页 > 74HC57
74HC57价格
参考价格:¥1.2049
型号:74HC573BQ,115 品牌:NXP 备注:这里有74HC57多少钱,2026年最近7天走势,今日出价,今日竞价,74HC57批发/采购报价,74HC57行情走势销售排行榜,74HC57报价。| 型号 | 功能描述 | 生产厂家 企业 | LOGO | 操作 |
|---|---|---|---|---|
丝印代码:74HC573D;CMOS Digital Integrated Circuits Silicon Monolithic Functional Description • Octal D-Type Latch with 3-State Outputs General The 74HC573D is a high speed CMOS OCTAL LATCH with 3-STATE OUTPUT fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power diss | TOSHIBA 东芝 | |||
丝印代码:74HC574D;CMOS Digital Integrated Circuits Silicon Monolithic Functional Description • Octal D-Type Flip Flop with 3-State Outputs General The 74HC574D is a high speed CMOS OCTAL FLIP-FLOP with 3-STATE OUTPUT fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low pow | TOSHIBA 东芝 | |||
Octal D-type transparent latch 3-state GENERAL DESCRIPTION The 74HC/HCT573 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Inputs and outputs on opposite sides of package allowing easy interface with microp | PHILIPS 飞利浦 | |||
Octal D-type transparent latch; 3-state GENERAL DESCRIPTION The 74HC/HCT573 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Inputs and outputs on opposite sides of package allowing easy interface with microp | PHILIPS 飞利浦 | |||
Octal 3-State Noninverting Transparent Latch(High-Performance Silicon-Gate CMOS) The SL74HC573 is identical in pinout to the LS/ALS573. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs. These latches appear transparent to data (i.e., the outputs change asynchronously) when Latch Enable is high. When | SLS | |||
Octal D-type transparent latch; 3-state 1. General description The 74HC573; 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state 1. General description The 74HC573; 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state 1. General description The 74HC573-Q100; 74HCT573-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch ou | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state | ETC 知名厂家 | ETC | ||
Octal D-type transparent latch; 3-state GENERAL DESCRIPTION The 74HC/HCT573 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Inputs and outputs on opposite sides of package allowing easy interface with microp | PHILIPS 飞利浦 | |||
Octal D-type transparent latch; 3-state 1. General description The 74HC573; 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state GENERAL DESCRIPTION The 74HC/HCT573 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Inputs and outputs on opposite sides of package allowing easy interface with microp | PHILIPS 飞利浦 | |||
Octal D-type transparent latch; 3-state | ETC 知名厂家 | ETC | ||
Octal D-type transparent latch; 3-state 1. General description The 74HC573-Q100; 74HCT573-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch ou | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state GENERAL DESCRIPTION The 74HC/HCT573 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Inputs and outputs on opposite sides of package allowing easy interface with microp | PHILIPS 飞利浦 | |||
Octal D-type transparent latch; 3-state GENERAL DESCRIPTION The 74HC/HCT573 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Inputs and outputs on opposite sides of package allowing easy interface with microp | PHILIPS 飞利浦 | |||
Octal D-type transparent latch; 3-state 1. General description The 74HC573; 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state | ETC 知名厂家 | ETC | ||
Octal D-type transparent latch; 3-state 1. General description The 74HC573-Q100; 74HCT573-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch ou | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state 1. General description The 74HC573-Q100; 74HCT573-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch ou | NEXPERIA 安世 | |||
Octal D-type transparent latch; 3-state | ETC 知名厂家 | ETC | ||
Octal D-type flip-flop; positive edge-trigger; 3-state GENERAL DESCRIPTION The 74HC/HCT574 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • 3-state non-inverting outputs for bus oriented applications • 8-bit positive edge-triggere | PHILIPS 飞利浦 | |||
Octal 3?뭆tate Noninverting D Flip?묯lop Octal 3−State Noninverting D Flip−Flop High−Performance Silicon−Gate CMOS The 74HC574 is identical in pinout to the LS574. The device inputs are compatible with standard CMOS outputs; with pull−up resistors, they are compatible with LSTTL outputs. Data meeting the set−up time is clocked to the | ONSEMI 安森美半导体 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state 1. General description The 74HC574; 74HCT574 is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device features a clock (CP) and output enable (OE) inputs. The flip-flops will store the state of their individual D-inputs that meet the set-up and hold time requirement | NEXPERIA 安世 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state 1. General description The 74HC574; 74HCT574 is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device features a clock (CP) and output enable (OE) inputs. The flip-flops will store the state of their individual D-inputs that meet the set-up and hold time requirement | NEXPERIA 安世 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state 1. General description The 74HC574; 74HCT574 is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device features a clock (CP) and output enable (OE) inputs. The flip-flops will store the state of their individual D-inputs that meet the set-up and hold time requirement | NEXPERIA 安世 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state GENERAL DESCRIPTION The 74HC/HCT574 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • 3-state non-inverting outputs for bus oriented applications • 8-bit positive edge-triggere | PHILIPS 飞利浦 | |||
Octal 3?뭆tate Noninverting D Flip?묯lop Octal 3−State Noninverting D Flip−Flop High−Performance Silicon−Gate CMOS The 74HC574 is identical in pinout to the LS574. The device inputs are compatible with standard CMOS outputs; with pull−up resistors, they are compatible with LSTTL outputs. Data meeting the set−up time is clocked to the | ONSEMI 安森美半导体 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state GENERAL DESCRIPTION The 74HC/HCT574 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • 3-state non-inverting outputs for bus oriented applications • 8-bit positive edge-triggere | PHILIPS 飞利浦 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state GENERAL DESCRIPTION The 74HC/HCT574 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • 3-state non-inverting outputs for bus oriented applications • 8-bit positive edge-triggere | PHILIPS 飞利浦 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state 1. General description The 74HC574; 74HCT574 is an 8-bit positive-edge triggered D-type flip-flop with 3-state outputs. The device features a clock (CP) and output enable (OE) inputs. The flip-flops will store the state of their individual D-inputs that meet the set-up and hold time requirement | NEXPERIA 安世 | |||
8 位三态输出 D 型锁存器 | SUNGINE 双竞 | |||
Octal D-Type Transparent Latch with 3-State Outputs | SGMICRO 圣邦股份 | |||
74系列 逻辑芯片 | HGSEMI 华冠 | |||
Octal 3-State Noninverting Transparent Latch 文件:121.56 Kbytes Page:7 Pages | ONSEMI 安森美半导体 | |||
封装/外壳:20-VFQFN 裸露焊盘 包装:管件 描述:IC TRANSP LATCH OCTAL D 20DHVQFN 集成电路(IC) 锁存器 | ETC 知名厂家 | ETC | ||
封装/外壳:20-SOIC(0.295",7.50mm 宽) 包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 描述:IC LATCH OCTAL D 3ST 20SOIC 集成电路(IC) 锁存器 | ETC 知名厂家 | ETC | ||
Octal D-type transparent latch; 3-state | ETC 知名厂家 | ETC | ||
Octal D-type flip-flop; positive edge-trigger; 3-state 文件:785.1 Kbytes Page:17 Pages | NEXPERIA 安世 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state 文件:785.1 Kbytes Page:17 Pages | NEXPERIA 安世 | |||
Octal D-type flip-flop; positive edge-trigger; 3-state 文件:785.1 Kbytes Page:17 Pages | NEXPERIA 安世 |
74HC57产品属性
- 类型
描述
- 型号
74HC57
- 功能描述
闭锁 OCTAL LATCH
- RoHS
否
- 制造商
Micrel
- 电路数量
1
- 逻辑类型
CMOS
- 逻辑系列
TTL
- 极性
Non-Inverting
- 输出线路数量
9
- 电源电压-最大
12 V
- 电源电压-最小
5 V
- 最大工作温度
+ 85 C
- 最小工作温度
- 40 C
- 封装/箱体
SOIC-16
- 封装
Reel
| IC供应商 | 芯片型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
20+ |
SOP |
50000 |
只做原装真实库存13714450367 |
|||
恩XP |
2430+ |
SOP20 |
8540 |
只做原装正品假一赔十为客户做到零风险!! |
|||
TI |
25+ |
76 |
全新原装!优势库存热卖中! |
||||
恩XP |
23+ |
N/A |
12000 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
恩XP |
24+ |
SO20 |
15800 |
绝对原装现货,价格低,欢迎询购! |
|||
恩XP |
24+ |
SOP-20 |
18000 |
只做原装正品现货 |
|||
NEXPERIA/安世 |
21+ |
SOP7.2MM |
8080 |
只做原装,质量保证 |
|||
ON/安森美 |
2025+ |
TSSOP |
5000 |
原装进口价格优 请找坤融电子! |
|||
NEXPERIA/安世 |
23+ |
NA |
9990 |
只有原装 |
|||
恩XP |
24+ |
8210 |
只做原装现货假一罚十!价格最低!只卖原装现货 |
74HC57芯片相关品牌
74HC57规格书下载地址
74HC57参数引脚图相关
- 8171
- 815ept
- 8100c
- 8051
- 8024
- 7号电池
- 7994
- 7805
- 7756
- 7705ac
- 74ls48
- 74ls373
- 74ls244
- 74ls192
- 74ls164
- 74ls138
- 74ls04
- 74ls00
- 74HC73
- 74HC688
- 74HC670
- 74HC652
- 74HC648
- 74HC646
- 74HC643
- 74HC640
- 74HC620
- 74HC597
- 74HC595
- 74HC594
- 74HC590BQ,115
- 74HC590
- 74HC58N
- 74HC58D
- 74HC589
- 74HC583
- 74HC58
- 74HC574PW,118
- 74HC574PW,112
- 74HC574PW
- 74HC574N,652
- 74HC574DB,118
- 74HC574DB,112
- 74HC574D.653
- 74HC574D,653
- 74HC574D,652
- 74HC574
- 74HC573PW-Q100,118
- 74HC573PW,118
- 74HC573PW,112
- 74HC573N,652
- 74HC573DB,118
- 74HC573DB,112
- 74HC573D.653
- 74HC573D,653
- 74HC573D,652
- 74HC573BQ,115
- 74HC573
- 74HC564N,652
- 74HC564D,653
- 74HC564
- 74HC563N,652
- 74HC563
- 74HC5555N,112
- 74HC5555D,118
- 74HC5555D,112
- 74HC541PW,118
- 74HC541PW,112
- 74HC541N.652
- 74HC541N,652
- 74HC541DB,118
- 74HC541DB,112
- 74HC541D,653/BKN
- 74HC541D,653
- 74HC541D,652
- 74HC541
- 74HC540N,652
- 74HC540DB,118
- 74HC540D,653
- 74HC540D,652
- 74HC540
- 74HC534
- 74HC533
- 74HC51
- 74HC4852PW-Q100,11
- 74HC42N
- 74HC42D
- 74HC423
- 74HC42
- 74HC393
- 74HC390
- 74HC377
- 74HC374
- 74HC373
- 74HC368
- 74HC367
- 74HC366
- 74HC365
74HC57数据表相关新闻
74HC4351D,653
74HC4351D,653
2022-7-2574HC595BQ,115 NXP/恩智浦 21+ QFN-16
https://hfx03.114ic.com/
2022-2-1874HC4067PW,118
74HC4067PW,118
2021-7-1274HC4514D 逻辑芯片 原装现货,只做原装
74HC4514D 原装现货,只做原装
2020-10-2074HC573
74HC573,全新原装当天发货或门市自取0755-82732291.
2019-2-2674HC573D
74HC573D,全新原装当天发货或门市自取0755-82732291
2019-2-26
DdatasheetPDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108