型号 功能描述 生产厂家 企业 LOGO 操作
74AVC16834ADGV

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs (3-State)

DESCRIPTION The 74AVC16834A is a 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-impedance stat

PHILIPS

飞利浦

18-bit registered driver with inverted register enable 3-State

DESCRIPTION The 74AVC16834 is a 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-impedance state

PHILIPS

飞利浦

封装/外壳:56-TFSOP(0.173",4.40mm 宽) 包装:管件 描述:IC UNIV BUS DVR 18BIT 56TVSOP 集成电路(IC) 通用总线功能

ETC

知名厂家

封装/外壳:56-TFSOP(0.173",4.40mm 宽) 包装:管件 描述:IC UNIV BUS DVR 18BIT 56TVSOP 集成电路(IC) 通用总线功能

ETC

知名厂家

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs (3-State)

DESCRIPTION The 74AVC16834A is a 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-impedance stat

PHILIPS

飞利浦

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

1. General description The 74AVC16834A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-

NEXPERIA

安世

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs; 3-state

1. General description The 74AVC16834A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-

NEXPERIA

安世

18-bit registered driver with inverted register enable and Dynamic Controlled Outputs (3-State)

DESCRIPTION The 74AVC16834A is a 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). This product is designed to have an extremely fast propagation delay and a minimum amount of power consumption. To ensure the high-impedance stat

PHILIPS

飞利浦

74AVC16834ADGV产品属性

  • 类型

    描述

  • 型号

    74AVC16834ADGV

  • 功能描述

    总线收发器 18-BIT REG DRIV/INV REG/DCO 3S

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2026-3-3 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
Nexperia(安世)
25+
TSSOP566
2092
原装现货,免费供样,技术支持,原厂对接
恩XP
2016+
TVSOP56
3000
只做原装,假一罚十,公司可开17%增值税发票!
PHI
23+
TSSOP
20000
全新原装假一赔十
NEXPERIA/安世
2026+
原厂原封可拆样
65258
百分百原装现货,实单必成
PHI
0212+
TSSOP
570
一级代理,专注军工、汽车、医疗、工业、新能源、电力
74AVC16834DGG
25+
55
55
PHI
25+23+
TVSOP56
8119
绝对原装正品全新进口深圳现货
PHIL
24+
SSOP
6980
原装现货,可开13%税票
PHI
22+
TSSOP
8000
原装正品支持实单
PHI
24+
TSSOP-56
85

74AVC16834ADGV数据表相关新闻