位置:V62/04702-01XE > V62/04702-01XE详情
V62/04702-01XE中文资料
V62/04702-01XE数据手册规格书PDF详情
Controlled Baseline
− One Assembly/Test Site, One Fabrication
Site
Extended Temperature Performance of
−40°C to 125°C
Enhanced Diminishing Manufacturing
Sources (DMS) Support
Enhanced Product-Change Notification
Qualification Pedigree†
Synchronous or Asynchronous Preset
Cascadable in Synchronous or Ripple
Mode
Fanout (Over Temperature Range)
− Standard Outputs . . . 10 LSTTL Loads
− Bus Driver Outputs . . . 15 LSTTL Loads
Balanced Propagation Delay and Transition
Times
Significant Power Reduction Compared to
LSTTL Logic ICs
VCC Voltage = 2 V to 6 V
High Noise Immunity NIL or NIH = 30% of
VCC, VCC = 5 V
description/ordering information
The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage
synchronous down counter with a single output, which is active when the internal count is zero. The device
contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for
clearing the counter to its maximum count, and for presetting the counter either synchronously or
asynchronously. All control inputs and the terminal count (TC) output are active-low logic.
In normal operation, the counter is decremented by one count on each positive transition of the clock (CP)
output. Counting is inhibited when the terminal enable (TE) input is high. TC goes low when the count reaches
zero, if TE is low, and remains low for one full clock period.
When the synchronous preset enable (PE) input is low, data at the P0−P7 inputs are clocked into the counter on
the next positive clock transition, regardless of the state of TE. When the asynchronous preset enable (PL) input
is low, data at the P0−P7 inputs asynchronously are forced into the counter, regardless of the state of the PE, TE,
or CP inputs. Inputs P0−P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset
(MR) input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of
any other input. The precedence relationship between control inputs is indicated in the truth table.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
SOP16 |
907 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
|||
TI |
三年内 |
1983 |
只做原装正品 |
||||
TI(德州仪器) |
24+ |
SOP16 |
1476 |
原装现货,免费供样,技术支持,原厂对接 |
|||
24+ |
N/A |
64000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
TI(德州仪器) |
2024+ |
SOIC-16 |
500000 |
诚信服务,绝对原装原盘 |
|||
TI |
2025+ |
SOIC-16 |
16000 |
原装优势绝对有货 |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
|||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
11000 |
||||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
V62/04702-01XE 资料下载更多...
V62/04702-01XE 芯片相关型号
- 0830288
- 0830291
- 0830296
- 0830297
- 846-060-540-802
- 846-060-540-803
- 846-060-540-804
- 846-060-540-807
- 846-060-540-808
- 846-060-540-812
- 895-136-544-208
- 895-136-544-212
- 895-136-544-802
- 895-136-544-803
- 895-136-544-804
- 895-136-544-807
- 895-136-544-808
- 895-136-544-812
- ATS-08G-114-C1-R0
- ATS-08G-117-C1-R0
- CD74HC40103QM96EP
- CD74HC40103QM96EP.A
- KPTD-3216LVCGCK
- KPTD-3216LVQBC-D
- KPTD-3216LVSURCK
- KPTD-3216LVSYCK
- KPTD-3216LVVBC-D
- SCOM-400
- SCOM-600
- SN74ABT541B
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105