位置:TSB12LV26-EP > TSB12LV26-EP详情
TSB12LV26-EP中文资料
TSB12LV26-EP数据手册规格书PDF详情
FEATURES
· 3.3-V and 5-V PCI bus signaling
· 3.3-V supply (core voltage is internally
regulated to 1.8 V)
· Serial bus data rates of 100M bits/s, 200M
bits/s, and 400M bits/s
· Physical write posting of up to three
outstanding transactions
· Serial ROM interface supports 2-wire devices
· External cycle timer control for customized
synchronization
· PCI burst transfers and deep FIFOs to
tolerate large host latency
· Two general-purpose I/Os
· Fabricated in advanced low-power CMOS
process
· Packaged in 100-terminal LQFP (PZT)
· PCI_CLKRUN protocol
DESCRIPTION
The Texas Instruments TSB12LV26 device is a PCI-to-1394 host controller compliant with the PCI Local Bus
Specification, PCI Bus Power Management Interface Specification, IEEE Std 1394-1995, and 1394 Open Host
Controller Interface Specification. The chip provides the IEEE 1394 link function and is compatible with 100M
bits/s, 200M bits/s, and 400M bits/s serial bus data rates.
As required by the 1394 Open Host Controller Interface Specification (OHCI) and IEEE Std 1394a-2000, internal
control registers are memory-mapped and nonprefetchable. The PCI configuration header is accessed through
configuration cycles specified by PCI and provides plug-and-play (PnP) compatibility. Furthermore, the
TSB12LV26 device is compliant with the PCI Bus Power Management Interface Specification, per the PC 99
Design Guide requirements. TSB12LV26 device supports the D0, D2, and D3 power states.
The TSB12LV26 design provides PCI bus master bursting and is capable of transferring a cacheline of data at
132M bytes/s after connection to the memory controller. Since PCI latency can be large, deep FIFOs are
provided to buffer 1394 data.
The TSB12LV26 device provides physical write posting buffers and a highly-tuned physical data path for SBP-2
performance. The TSB12LV26 device also provides multiple isochronous contexts, multiple cacheline burst
transfers, advanced internal arbitration, and bus-holding buffers on the PHY/link interface.
An advanced CMOS process achieves low power consumption and allows the TSB12LV26 device to operate at
PCI clock rates up to 33 MHz.
TSB12LV26-EP产品属性
- 类型
描述
- 型号
TSB12LV26-EP
- 功能描述
Military Enhanced Plastic OHCI-Lynx PCI-Based IEEE 1394 Host Controller
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
23+ |
QFP |
50000 |
全新原装正品现货,支持订货 |
|||
TI/德州仪器 |
23+ |
QFP |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
|||
TI |
07+ |
QFP |
4 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
|||
TI/ |
24+ |
QFP |
5000 |
全新原装正品,现货销售 |
|||
TI/ |
22+23+ |
QFP |
8000 |
新到现货,只做原装进口 |
|||
TI/ |
24+ |
QFP |
12000 |
原装正品 假一罚十 可拆样 |
|||
TI |
25+23+ |
TQFP100 |
33942 |
绝对原装正品全新进口深圳现货 |
|||
TexasInstruments |
18+ |
ICIEEE1394HOSTCNTRLR100T |
7500 |
公司原装现货/欢迎来电咨询! |
|||
TI |
20+ |
TQFP |
500 |
样品可出,优势库存欢迎实单 |
TSB12LV26-EP 资料下载更多...
TSB12LV26-EP 芯片相关型号
- 74AVC4T245FT_V01
- ATS-01G-198-C1-R0
- CD74HC08QM96Q1
- CD74HC08QM96Q1.A
- CDC2509B
- ELJRF10NDFB
- GCE188R71H222KA01
- GCE188R71H222MA01
- J1939
- M2AS1-4444-R
- M2AS1-4444-R2
- M2AS1-4444-R2SLASHCE
- M2AS1-4444-RSLASHCE
- M2AS1-4444-RSLASHN
- M2AS1-4444-RSLASHQ
- P6SMB56A
- RA81F6931GBX#BC0
- RA81F6931GBX#HC0
- SMBJ350A-AT
- T495C157-004A-E070
- T495C157-004A-E250
- TPC
- TPSE6870020035
- TSB12LV26
- TSB12LV26I
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103