位置:TSB12LV01BPZT.A > TSB12LV01BPZT.A详情
TSB12LV01BPZT.A中文资料
TSB12LV01BPZT.A数据手册规格书PDF详情
FEATURES
· Link Core
– Supports Provision of IEEE 1394-1995
(1394) Standard for High-Performance
Serial Bus
– Transmits and Receives Correctly
Formatted 1394 Packets
– Supports Asynchronous and Isochronous
Data Transfers
– Performs Function of 1394 Cycle Master
– Generates and Checks 32-Bit CRC
– Detects Lost Cycle-Start Messages
– Contains Asynchronous, Isochronous, and
General-Receive FIFOs Totaling 2K Bytes
· Physical-Link Interface
– Compatible With Texas Instruments
Physical Layer Devices (PHYs)
– Supports Transfer Speeds of 100, 200, and
400 Mbits/s
– Timing Compliant with IEEE 1394a–2000
· Host Bus Interface
– Provides Chip Control With Directly
Addressable Registers
– Is Interrupt Driven to Minimize Host Polling
– Has a Generic 32-Bit Host Bus Interface
· General
– Operates From a 3.3-V Power Supply While
Maintaining 5-V Tolerant Inputs
– Manufactured With Low-Power CMOS
Technology
– 100-Pin PZT Package for 0°C to 70°C and
-40°C to 85°C (I Temperature) Operation
DESCRIPTION
The TSB12LV01B is an IEEE 1394-1995 standard (from now on referred to only as 1394) high-speed serial-bus
link-layer controller that allows for easy integration into an I/O subsystem. The TSB12LV01B provides a
high-performance IEEE 1394-1995 interface with the capability of transferring data between the 32-bit host bus,
the 1394 PHY-link interface, and external devices connected to the local bus interface. The 1394 PHY-link
interface provides the connection to the 1394 physical (PHY) layer device and is supported by the link-layer
controller (LLC). The LLC provides the control for transmitting and receiving 1394 packet data between the FIFO
and PHY-link interface at rates of 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s. The TSB12LV01B transmits and
receives correctly-formatted 1394 packets and generates and inspects the 32-bit cyclic redundancy check
(CRC). The TSB12LV01B is capable of being cycle master and supports reception of isochronous data on two
channels. TSB12LV01B has a generic 32-bit host bus interface, which will connect to most 32-bit hosts. The
LLC also provides the capability to receive status from the physical layer device and to access the physical layer
control and status registers by the application software. An internal 2K-byte memory is provided that can be
configured as multiple variable-size FIFOs and eliminates the need for external FIFOs. Separate FIFOs can be
user configured to support general 1394 receive, asynchronous transmit, and isochronous transmit transfer
operations. These functions are accomplished by appropriately sizing the general receive FIFO (GRF),
asynchronous transmit FIFO (ATF), and isochronous transmit FIFO (ITF).
The TSB12LV01B is a revision of the TSB12LV01A, with feature enhancements and corrections. It is pin for pin
compatible with the TSB12LV01A with the restrictions noted below. It is also software compatible with the
extensions noted below.
All errata items to the TSB12LV01A have been fixed, and the following feature enhancements have been made:
· Two new internal registers have been added at CFR address 40h and 44h. The Host Bus Control Register
at 40h and the Mux Control Register @44h .
· Three programmable general-purpose output pins have been added.
· Several pin changes have been made. Refer to TSB12LV01A to TSB12LV01B Transition Document, TI
literature number SLLA081 dated May 2000.
However, there are three restrictions that were not present in the TSB12LV01A device:
The TSB12LV01B may only operate with a 50 MHz host-interface clock (BCLK) if the duty cycle is less than
5% away from the 50-50 point, (i.e., the duty cycle must be within 45-55% inclusive). A 40-60% duty cycle
clock is acceptable for host clock frequencies at or below 47 MHz.
The TSB12LV01B does not have bus holder cells on the PHY-link interface.
As a result of removing the bus holder cells, the ISO pin (pin 69) was replaced with a Vcc pin on the
TSB12LV01B.
This document is not intended to serve as a tutorial on 1394; users are referred to the IEEE 1394-1995 serial
bus standard for detailed information regarding the 1394 high-speed serial bus.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
48 |
|||||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
||||
TI |
11+ |
TQFP144 |
8000 |
全新原装,绝对正品现货供应 |
|||
TI |
2016+ |
TQFP100 |
6000 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
TI |
24+ |
TQFP100 |
5000 |
只做原装公司现货 |
|||
TexasInstruments |
18+ |
ICLINKLAYERCONTROLLER100 |
7500 |
公司原装现货/欢迎来电咨询! |
|||
Texas Instruments |
24+ |
100-TQFP(14x14) |
53620 |
一级代理/放心采购 |
|||
TI(德州仪器) |
2447 |
TQFP-100(14x14) |
315000 |
90个/管一级代理专营品牌!原装正品,优势现货,长期 |
|||
TI |
20+ |
QFP-100 |
90 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
TSB12LV01BPZT.A 资料下载更多...
TSB12LV01BPZT.A 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
Texas Instruments 美国德州仪器公司
德州仪器(Texas Instruments),简称TI,是全球领先的半导体公司,为现实世界的信号处理提供创新的数字信号处理(DSP)及模拟器件技术。除半导体业务外,还提供包括传感与控制、教育产品和数字光源处理解决方案。TI总部位于美国德克萨斯州的达拉斯,并在25多个国家设有制造、设计或销售机构。德州仪器是推动互联网时代不断发展的半导体引擎,作为实时技术的领导者,TI正在快速发展,在无线与宽带接入等大型市场及数码相机和数字音频等新兴市场方面,凭借性能卓越的半导体解决方案不断推动着互联网时代的前进步伐。TI预想未来世界的方方面面都渗透着TI产品的点点滴滴,每个电话、每次上网、拍的每张照片、听的每