位置:TMS320VC5505ZCH.A > TMS320VC5505ZCH.A详情

TMS320VC5505ZCH.A中文资料

厂家型号

TMS320VC5505ZCH.A

文件大小

935.83Kbytes

页面数量

136

功能描述

TMS320VC5505 Fixed-Point Digital Signal Processor

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

TMS320VC5505ZCH.A数据手册规格书PDF详情

1.1 TMS320VC5505 Features

1

• High-Performance, Low-Power, TMS320C55x™

Fixed-Point Digital Signal Processor

– 16.67-, 10-ns Instruction Cycle Time

– 60-, 100-MHz Clock Rate

– One/Two Instruction(s) Executed per Cycle

– Dual Multipliers [Up to 200 Million

Multiply-Accumulates per Second (MMACS)]

– Two Arithmetic/Logic Units (ALUs)

– Three Internal Data/Operand Read Buses

and Two Internal Data/Operand Write Buses

– Fully Software-Compatible With C55x

Devices

– Industrial Temperature Devices Available

• 320 K Bytes Zero-Wait State On-Chip RAM,

Composed of:

– 64K Bytes of Dual-Access RAM (DARAM),

8 Blocks of 4K x 16-Bit

– 256K Bytes of Single-Access RAM (SARAM),

32 Blocks of 4K x 16-Bit

• 128K Bytes of Zero Wait-State On-Chip ROM

(4 Blocks of 16K x 16-Bit)

• 16-/8-Bit External Memory Interface (EMIF) with

Glueless Interface to:

– 8-/16-Bit NAND Flash, 1- and 4-Bit ECC

– 8-/16-Bit NOR Flash

– Asynchronous Static RAM (SRAM)

• Direct Memory Access (DMA) Controller

– Four DMA With 4 Channels Each

(16-Channels Total)

• Three 32-Bit General-Purpose Timers

– One Selectable as a Watchdog and/or GP

• Two MultiMedia Card/Secure Digital (MMC/SD)

Interfaces

• Universal Asynchronous Receiver/Transmitter

(UART)

• Serial-Port Interface (SPI) With Four

Chip-Selects

• Master/Slave Inter-Integrated Circuit (I2C Bus™)

• Four Inter-IC Sound (I2S Bus™) for Data

Transport

• Device USB Port With Integrated 2.0

High-Speed PHY that Supports:

– USB 2.0 Full- and High-Speed Device

• LCD Bridge With Asynchronous Interface

• Tightly-Coupled FFT Hardware Accelerator

• 10-Bit 4-Input Successive Approximation (SAR)

ADC

• Real-Time Clock (RTC) With Crystal Input, With

Separate Clock Domain, Separate Power

Supply

• Four Core Isolated Power Supply Domains:

Analog, RTC, CPU and Peripherals, and USB

• Four I/O Isolated Power Supply Domains: RTC

I/O, EMIF I/O, USB PHY, and DVDDIO

• Low-Power S/W Programmable Phase-Locked

Loop (PLL) Clock Generator

• On-Chip ROM Bootloader (RBL) to Boot From

NAND Flash, NOR Flash, SPI EEPROM, or I2C

EEPROM

• IEEE-1149.1 (JTAG™)

Boundary-Scan-Compatible

• Up to 26 General-Purpose I/O (GPIO) Pins

(Multiplexed With Other Device Functions)

• 196-Terminal Pb-Free Plastic BGA (Ball Grid

Array) (ZCH Suffix)

• 1.05-V Core (60 MHz), 1.8-V, 2.5-V, 2.8-V, or 3.3-V I/Os

• 1.3-V Core (100 MHz), 1.8-V, 2.5-V, 2.8-V, or

3.3-V I/Os

• Applications:

– Wireless Audio Devices (e.g., Headsets,

Microphones, Speakerphones, etc.)

– Echo Cancellation Headphones

– Portable Medical Devices

– Voice Applications

– Industrial Controls

– Fingerprint Biometrics

– Software Defined Radio

• Community Resources

– TI E2E Community

– TI Embedded Processors Wiki

Description

The TMS320VC5505 is a member of TI's TMS320C5000™ fixed-point Digital Signal Processor (DSP)

product family and is designed for low-power applications.

The TMS320VC5505 fixed-point DSP is based on the TMS320C55x™ DSP generation CPU processor

core. The C55x™ DSP architecture achieves high performance and low power through increased

parallelism and total focus on power savings. The CPU supports an internal bus structure that is

composed of one program bus, one 32-bit data read bus and two 16-bit data read buses, two 16-bit data

write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the

ability to perform up to four 16-bit data reads and two 16-bit data writes in a single cycle. The

TMS320VC5505 also includes four DMA controllers, each with 4 channels, providing data movements for

16-independent channel contexts without CPU intervention. Each DMA controller can perform one 32-bit

data transfer per cycle, in parallel and independent of the CPU activity.

The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit

multiplication and a 32-bit add in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by

an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize

parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data

Unit (DU) of the C55x CPU.

The C55x CPU supports a variable byte width instruction set for improved code density. The Instruction

Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the

Program Unit (PU). The Program Unit decodes the instructions, directs tasks to the Address Unit (AU) and

Data Unit (DU) resources, and manages the fully protected pipeline. Predictive branching capability avoids

pipeline flushes on execution of conditional instructions.

The general-purpose input and output functions along with the 10-bit SAR ADC provide sufficient pins for

status, interrupts, and bit I/O for LCD displays, keyboards, and media interfaces. Serial media is supported

through two MultiMedia Card/Secure Digital (MMC/SD) peripherals, four Inter-IC Sound (I2S Bus™)

modules, one Serial-Port Interface (SPI) with up to 4 chip selects, one I2C multi-master and slave

interface, and a Universal Asynchronous Receiver/Transmitter (UART) interface.

The VC5505 peripheral set includes an external memory interface (EMIF) that provides glueless access to

asynchronous memories like EPROM, NOR, NAND, and SRAM. Additional peripherals include: a

high-speed Universal Serial Bus (USB2.0) device mode only, and a real-time clock (RTC). This device

also includes three general-purpose timers with one configurable as a watchdog timer, and a analog

phase-locked loop (APLL) clock generator.

In addition, the VC5505 includes a tightly-coupled FFT Hardware Accelerator. The tightly-coupled FFT

Hardware Accelerator supports 8 to 1024-point (in power of 2) real and complex-valued FFTs.

The VC5505 is supported by the industry’s award-winning eXpressDSP™, Code Composer Studio™

Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments’ algorithm standard, and the

industry’s largest third-party network. Code Composer Studio IDE features code generation tools including

a C Compiler and Linker, RTDX™, XDS100™, XDS510™, XDS560™ emulation device drivers, and

evaluation modules. The VC5505 is also supported by the C55x DSP Library which features more than 50

foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip

support libraries.

更新时间:2025-10-4 15:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
23+
NFBGA-179
420
原厂原装
TI
25+
NFBGA (GBB)
6000
原厂原装,价格优势
TI(德州仪器)
23+
NFBGA-179
9980
原装正品,支持实单
TI(德州仪器)
24+
NA/
8735
原厂直销,现货供应,账期支持!
TI(德州仪器)
24+
NFBGA-179
690000
代理渠道/支持实单/只做原装
24+
N/A
56000
一级代理-主营优势-实惠价格-不悔选择
Texas Instruments
25+
179-LFBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
Texas Instruments
22+
价优,现货,正品
8652
军用单位指定合供方/只做原装,正品现货
TI(德州仪器)
2024+
BGA-179
500000
诚信服务,绝对原装原盘