位置:SNJ54LVTH574W > SNJ54LVTH574W详情
SNJ54LVTH574W中文资料
SNJ54LVTH574W数据手册规格书PDF详情
Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
Support Unregulated Battery Operation
Down to 2.7 V
Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
Ioff and Power-Up 3-State Support Hot
Insertion
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds JESD 22
− 2000-V Human-Body Model (A114-A)
− 200-V Machine Model (A115-A)
description/ordering information
These octal flip-flops are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to
provide a TTL interface to a 5-V system environment.
The eight flip-flops of the ’LVTH574 devices are edge-triggered D-type flip-flops. On the positive transition of
the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high
or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive
the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus
lines without need for interface or pullup components.
OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup
or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
26+ |
LCCC-28 |
8880 |
原装认准芯泽盛世! |
|||
TI/德州仪器 |
23+ |
LCCC-28 |
9990 |
正规渠道,只有原装! |
|||
TI/德州仪器 |
21+ |
LCCC-28 |
9990 |
只有原装 |
|||
TI/德州仪器 |
20+ |
LCCC-28 |
5000 |
原厂原装订货诚易通正品现货会员认证企业 |
|||
TI/德州仪器 |
21+ |
LCCC-28 |
9990 |
只有原装 |
|||
TI |
20+ |
N/A |
3600 |
专业配单,原装正品假一罚十,代理渠道价格优 |
|||
TI/德州仪器 |
22+ |
LCCC-28 |
20000 |
公司只有原装 品质保障 |
|||
TI |
16+ |
原厂封装 |
3 |
宇航IC只做原装假一罚十 |
|||
TI |
25+ |
N/A |
90000 |
原厂正规渠道现货、保证原装正品价格合理 |
|||
TI |
24+ |
5 |
全新原装 |
SNJ54LVTH574W 资料下载更多...
SNJ54LVTH574W 芯片相关型号
- 130053
- 1300530004
- 3386W-1-102LF
- 3386W-1-103LF
- 3386W-1-503LF
- 5962-9583101Q2A
- 5962-9583101QRA
- 5962-9583101QSA
- 5962-9583201Q2A
- 5962-9583201QSA
- 5962-9583201VSA
- BUK7Y1R0-40N
- BUK7Y1R0-40NX
- FERD40H100S_V01
- MC2512
- MC25121W00000T4E
- MSP430F156IPM
- SN65MLVD200AD
- SN65MLVD200AD.B
- SN65MLVD200ADG4
- SN65MLVD200ADR
- SN65MLVD200ADR.B
- SN65MLVD200ADRG4
- SN74AUP1G00DBVR.B
- SNJ54LVTH573FK
- SNJ54LVTH573J
- SNJ54LVTH573W
- SNJ54LVTH574FK
- STE-0803-G
TI2相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108
