位置:SNJ54LVTH16646WD > SNJ54LVTH16646WD详情

SNJ54LVTH16646WD中文资料

厂家型号

SNJ54LVTH16646WD

文件大小

646.19Kbytes

页面数量

18

功能描述

3.3-V ABT 16-BIT BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SNJ54LVTH16646WD数据手册规格书PDF详情

Members of the Texas Instruments

Widebus Family

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static-Power

Dissipation

Support Mixed-Mode Signal Operation

(5-V Input and Output Voltages With

3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Ioff and Power-Up 3-State Support Hot

Insertion

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flowthrough Architecture Optimizes PCB

Layout

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds JESD 22

− 2000-V Human-Body Model (A114-A)

− 200-V Machine Model (A115-A)

description/ordering information

The ’LVTH16646 devices are 16-bit bus

transceivers and registers designed for

low-voltage (3.3-V) VCC operation, but with the

capability to provide a TTL interface to a 5-V

system environment.

These devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked

into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure

illustrates the four fundamental bus-management functions that can be performed with the ’LVTH16646

devices.

Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the

transceiver mode, data present at the high-impedance port may be stored in either register or in both. The

select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry

used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition

between stored and real-time data. DIR determines which bus receives data when OE is low. In the isolation

mode (OE high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function still is enabled and can be used to store and transmit

data. Only one of the two buses, A or B, can be driven at a time.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

更新时间:2025-10-16 16:26:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
DIP-16
3378
绝对原装公司现货供应!价格优势
TI
16+
原厂封装
19
宇航IC只做原装假一罚十
TI
24+
N/A
90000
原厂正规渠道现货、保证原装正品价格合理
TI
24+
20
全新原装
TI
N/A
N/A
100
军工品,原装正品
TI
三年内
1983
只做原装正品
TI
18+
原厂原装假一赔十
59
原厂很远现货很近,找现货选星佑电子,原厂原装假一赔
最新
2000
原装正品现货
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
TI/德州仪器
25+
CFP-56
860000
明嘉莱只做原装正品现货