位置:SNJ54ABT853FK > SNJ54ABT853FK详情

SNJ54ABT853FK中文资料

厂家型号

SNJ54ABT853FK

文件大小

756.73Kbytes

页面数量

21

功能描述

8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SNJ54ABT853FK数据手册规格书PDF详情

State-of-the-Art EPIC-ΙΙB™ BiCMOS Design

Significantly Reduces Power Dissipation

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Latch-Up Performance Exceeds 500 mA Per

JESD 17

Typical VOLP (Output Ground Bounce)

< 1 V at VCC = 5 V, TA = 25°C

High-Drive Outputs (−32-mA IOH, 64-mA IOL)

High-Impedance State During Power Up

and Power Down

Parity-Error Flag With Parity

Generator/Checker

Latch for Storage of Parity-Error Flag

Package Options Include Plastic

Small-Outline (DW), Shrink Small-Outline

DB), and Thin Shrink Small-Outline (PW)

Packages, Ceramic Chip Carriers (FK),

Ceramic Flat (W) Package, and Plastic (NT)

and Ceramic (JT) DIPs

description

The ’ABT853 8-bit to 9-bit parity transceivers are

designed for communication between data buses.

When data is transmitted from the A bus to the

B bus, a parity bit is generated. When data is

transmitted from the B bus to the A bus with its

corresponding parity bit, the open-collector

parity-error (ERR) output indicates whether or not

an error in the B data has occurred. The

output-enable (OEA and OEB) inputs can be used

to disable the device so that the buses are

effectively isolated. The ’ABT853 transceivers

provide true data at their outputs.

A 9-bit parity generator/checker generates a parity-odd (PARITY) output and monitors the parity of the I/O ports

with the ERR flag. The parity-error output can be passed, sampled, stored, or cleared from the latch using the

latch-enable (LE) and clear (CLR) control inputs. When both OEA and OEB are low, data is transferred from

the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the

designer more system diagnostic capability.

When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 2.1 V, OE should be tied to VCC through a pullup resistor;

the minimum value of the resistor is determined by the current-sinking capability of the driver.

更新时间:2025-10-6 10:18:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
LCC28
1500
只供应原装正品 欢迎询价
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
TI
20+
N/A
3600
专业配单,原装正品假一罚十,代理渠道价格优
TI
24+
CDIP
9630
我们只做原装正品现货!量大价优!
TI(德州仪器)
24+
CDIP28
1476
原装现货,免费供样,技术支持,原厂对接
Texas Instruments(德州仪器)
24+
CDIP
690000
代理渠道/支持实单/只做原装
TI
16+
CDIP
10000
原装正品
TI/德州仪器
25+
CDIP28
8880
原装认准芯泽盛世!
TI/德州仪器
23+
CDIP28
400
原装正品,支持实单
TI/德州仪器
21+
CDIP28
9990
只有原装