位置:SN75LVDS82DGGR > SN75LVDS82DGGR详情

SN75LVDS82DGGR中文资料

厂家型号

SN75LVDS82DGGR

文件大小

1016.04Kbytes

页面数量

29

功能描述

SN75LVDS82 FlatLink™ Receiver

总线接收器 Flatlink

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN75LVDS82DGGR数据手册规格书PDF详情

1 Features

1• 4:28 Data Channel Expansion at up to

1904 Mbps Throughput

• Suited for SVGA, XGA, or SXGA Display

Data Transmission From Controller to

Display With Very Low EMI

• Four Data Channels and Clock Low-Voltage

Differential Channels In and 28 Data and

Clock Low-Voltage TTL Channels Out

• Operates From a Single 3.3-V Supply With

250 mW (Typical)

• 5-V Tolerant SHTDN Input

• Falling Clock-Edge-Triggered Outputs

• Packaged in Thin Shrink Small-Outline

Package (TSSOP) With 20-Mil Terminal Pitch

• Consumes Less Than 1 mW When Disabled

• Pixel Clock Frequency Range of 31 MHz to

68 MHz

• No External Components Required for PLL

• Inputs Meet or Exceed the Requirements of

ANSI EIA/TIA-644 Standard

2 Applications

• Printers

• Appliances With an LCD

• Digital Cameras

• Laptop and PC Displays Industrial PC, Laptop,

and other Factory Automation Displays Patient

Monitor and Medical Equipment Displays

Projectors Weight Scales

3 Description

The SN75LVDS82 FlatLink™ receiver contains four

serial-in, 7-bit parallel-out shift registers, a 7× clock

synthesizer, and five low-voltage differential signaling

(LVDS) line receivers in a single integrated circuit.

These functions allow receipt of synchronous data

from a compatible transmitter, such as the

SN75LVDS83B, over five balanced-pair conductors,

and expansion to 28 bits of single-ended low-voltage

TTL (LVTTL) synchronous data at a lower transfer

rate. The SN75LVDS82 can also be used with the

SN75LVDS84 for 21-bit transfers.

When receiving, the high-speed LVDS data is

received and loaded into registers at the rate of

seven times (7×) the LVDS input clock (CLKIN). The

data is then unloaded to a 28-bit-wide LVTTL parallel

bus at the CLKIN rate. A phase-locked loop (PLL)

clock synthesizer circuit generates a 7× clock for

internal clocking and an output clock for the

expanded data. The SN75LVDS82 presents valid

data on the falling edge of the output clock

(CLKOUT).

The SN75LVDS82 requires only five line-termination

resistors for the differential inputs and little or no

control. The data bus appears the same at the input

to the transmitter and output of the receiver with the

data transmission transparent to the user.

SN75LVDS82DGGR产品属性

  • 类型

    描述

  • 型号

    SN75LVDS82DGGR

  • 功能描述

    总线接收器 Flatlink

  • RoHS

  • 制造商

    Texas Instruments

  • 接收机数量

    4

  • 接收机信号类型

    Differential

  • 接口类型

    EIA/TIA-422-B, V.11

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 封装/箱体

    TSSOP-16

  • 封装

    Reel

更新时间:2025-11-22 17:05:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
TSSOP56
12496
TI/德州仪器原装正品SN75LVDS82DGGR即刻询购立享优惠#长期有货
25+
24000
公司现货库存
TI
23+
TSSOP-56
30000
全新原装正品
TI/德州仪器
22+
TSSOP-56
500000
原装现货支持实单价优/含税
TI/德州仪器
100000
代理渠道/只做原装/可含税
TI/德州仪器
2021+
TSSOP56
9000
原装现货,随时欢迎询价
TI(德州仪器)
24+
TSSOP56
13048
原厂可订货,技术支持,直接渠道。可签保供合同
TI/德州仪器
25+
TSSOP-56
4987
强势库存!绝对原装公司现货!
TI
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
TI
24+
TSSOP56
99300
郑重承诺只做原装进口现货

SN75LVDS82DGGR 价格

参考价格:¥18.8005

型号:SN75LVDS82DGGR 品牌:TI 备注:这里有SN75LVDS82DGGR多少钱,2025年最近7天走势,今日出价,今日竞价,SN75LVDS82DGGR批发/采购报价,SN75LVDS82DGGR行情走势销售排排榜,SN75LVDS82DGGR报价。