位置:SN74V3650 > SN74V3650详情

SN74V3650中文资料

厂家型号

SN74V3650

文件大小

808Kbytes

页面数量

51

功能描述

1024 × 36, 2048 × 36, 4096 × 36, 8192 × 36, 16384 × 36, 32768 × 36 3.3-V CMOS FIRST-IN, FIRST-OUT MEMORIES

先进先出 2048 x 36 Synch 先进先出 Memory

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74V3650数据手册规格书PDF详情

Choice of Memory Organizations

– SN74V3640 – 1024 × 36 Bit

– SN74V3650 – 2048 × 36 Bit

– SN74V3660 – 4096 × 36 Bit

– SN74V3670 – 8192 × 36 Bit

– SN74V3680 – 16384 × 36 Bit

– SN74V3690 – 32768 × 36 Bit

166-MHz Operation (6-ns Read/Write Cycle

Time)

User-Selectable Input- and Output-Port Bus

Sizing

– ×36 in to ×36 out

– ×36 in to ×18 out

– ×36 in to ×9 out

– ×18 in to ×36 out

– ×9 in to ×36 out

Big-Endian/Little-Endian User-Selectable

Byte Representation

5-V-Tolerant Inputs

Fixed, Low, First-Word Latency

Zero-Latency Retransmit

Master Reset Clears Entire FIFO

Partial Reset Clears Data, But Retains

Programmable Settings

Empty, Full, and Half-Full Flags Signal FIFO

Status

Programmable Almost-Empty and

Almost-Full Flags; Each Flag Can Default to

One of Eight Preselected Offsets

Selectable Synchronous/Asynchronous

Timing Modes for Almost-Empty and

Almost-Full Flags

Program Programmable Flags by Either

Serial or Parallel Means

Select Standard Timing (Using EF and FF

Flags) or First-Word Fall-Through (FWFT)

Timing (Using OR and IR Flags)

Output Enable Puts Data Outputs in

High-Impedance State

Easily Expandable in Depth and Width

Independent Read and Write Clocks Permit

Reading and Writing Simultaneously

High-Performance Submicron CMOS

Technology

Available in 128-Pin Thin Quad Flat Pack

(TQFP)

description

The SN74V3640, SN74V3650, SN74V3660, SN74V3670, SN74V3680, and SN74V3690 are exceptionally

deep, high-speed CMOS, first-in first-out (FIFO) memories, with clocked read and write controls and a flexible

bus-matching ×36/×18/×9 data flow. These FIFOs offer several key user benefits:

Flexible ×36/×18/×9 bus matching on both read and write ports

The period required by the retransmit operation is fixed and short.

The first-word data-latency period, from the time the first word is written to an empty FIFO to the time it can

be read, is fixed and short.

High-density offerings up to 1 Mbit

Bus-matching synchronous FIFOs are particularly appropriate for network, video, signal processing,

telecommunications, data communications, and other applications that need to buffer large amounts of data

and match buses of unequal sizes.

Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume 36-bit, 18-bit, or

9-bit width, as determined by the state of external control pins’ input width (IW), output width (OW), and bus

matching (BM) during the master-reset cycle.

SN74V3650产品属性

  • 类型

    描述

  • 型号

    SN74V3650

  • 功能描述

    先进先出 2048 x 36 Synch 先进先出 Memory

  • RoHS

  • 制造商

    IDT

  • 数据总线宽度

    18 bit

  • 总线定向

    Unidirectional

  • 存储容量

    4 Mbit

  • 定时类型

    Synchronous

  • 组织

    256 K x 18

  • 最大时钟频率

    100 MHz

  • 访问时间

    10 ns

  • 电源电压-最大

    3.6 V

  • 电源电压-最小

    6 V

  • 最大工作电流

    35 mA

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TQFP-80

更新时间:2025-9-5 9:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
BB
21+
LQFP-128
10000
全新原装 公司现货 价优
TI
24+
QFP
26200
原装现货,诚信经营!
BB
17+
LQFP-128
6200
100%原装正品现货
TI
2020+
LQFP128
783
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI/TEXAS
23+
LQFP?(PEU)|1
8931
TI
QFP128
864
正品原装--自家现货-实单可谈
TI
23+
LQFP128
5000
原装正品,假一罚十
TI
1728+
LQFP-128
7500
只做原装进口,假一罚十
TI
2018+
QFP128
6528
科恒伟业!承若只做进口原装正品假一赔十!1581728776
TI
17+
QFP
12000
只做全新进口原装,现货库存