位置:SN74V273-EP > SN74V273-EP详情
SN74V273-EP中文资料
SN74V273-EP数据手册规格书PDF详情
Controlled Baseline
– One Assembly/Test Site, One Fabrication
Site
Extended Temperature Performance of
–55°C to 125°C
Enhanced Diminishing Manufacturing
Sources (DMS) Support
Enhanced Product-Change Notification
Qualification Pedigree†
Choice of Memory Organizations
– SN74V263 – 8192 × 18/16384 × 9
– SN74V273 – 16384 × 18/32768 × 9
– SN74V283 – 32768 × 18/65536 × 9
– SN74V293 – 65536 × 18/131072 × 9
133-MHz Operation
7.5-ns Read/Write Cycle Time
User-Selectable Input and Output Port Bus
Sizing
– ×9 in to ×9 out
– ×9 in to ×18 out
– ×18 in to ×9 out
– ×18 in to ×18 out
Big-Endian/Little-Endian User-Selectable
Byte Representation
5-V-Tolerant Inputs
Fixed, Low First-Word Latency
Zero-Latency Retransmit
Master Reset Clears Entire FIFO
Partial Reset Clears Data, but Retains
Programmable Settings
Empty, Full, and Half-Full Flags Signal FIFO
Status
Programmable Almost-Empty and
Almost-Full Flags; Each Flag Can Default to
One of Eight Preselected Offsets
Selectable Synchronous/Asynchronous
Timing Modes for Almost-Empty and
Almost-Full Flags
Program Programmable Flags by Either
Serial or Parallel Means
Select Standard Timing (Using EF and FF
Flags) or First-Word Fall-Through (FWFT)
Timing (Using OR and IR Flags)
Output Enable Puts Data Outputs in
High-Impedance State
Easily Expandable in Depth and Width
Independent Read and Write Clocks Permit
Reading and Writing Simultaneously
High-Performance Submicron CMOS
Technology
Glueless Interface With ’C6x DSPs
Available in 80-Pin Thin Quad Flat Pack
(TQFP) Package
description/ordering information
The SN74V263, SN74V273, SN74V283, and SN74V293 are exceptionally deep, high-speed, CMOS first-in
first-out (FIFO) memories with clocked read and write controls and a flexible bus-matching ×9/×18 data flow.
There is flexible ×9/×18 bus matching on both read and write ports.
The period required by the retransmit operation is fixed and short.
The first-word data-latency period, from the time the first word is written to an empty FIFO to the time it can be
read, is fixed and short.
These FIFOs are particularly appropriate for network, video, telecommunications, data communications, and
other applications that need to buffer large amounts of data and match buses of unequal sizes.
Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume either an 18-bit
or 9-bit width, as determined by the state of external control pins’ input width (IW) and output width (OW) during
the master-reset cycle.
The input port is controlled by write-clock (WCLK) and write-enable (WEN) inputs. Data is written into the FIFO
on every rising edge of WCLK when WEN is asserted. The output port is controlled by read-clock (RCLK) and
read-enable (REN) inputs. Data is read from the FIFO on every rising edge of RCLK when REN is asserted.
An output-enable (OE) input is provided for 3-state control of the outputs.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
25+ |
LQFP128 |
378 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
TI |
23+ |
LQFP128 |
8650 |
受权代理!全新原装现货特价热卖! |
|||
TI |
25+ |
LQFP128 |
4500 |
全新原装、诚信经营、公司现货销售! |
|||
TexasInstruments |
18+ |
ICSYNCFIFOMEM16KX1880-LQ |
6800 |
公司原装现货/欢迎来电咨询! |
|||
TI |
20+ |
80LQFP |
53650 |
TI原装主营-可开原型号增税票 |
|||
Texas Instruments |
21+ |
80-LQFP |
284 |
100%进口原装!长期供应!绝对优势价格(诚信经营) |
|||
Texas Instruments |
24+ |
80-LQFP(14x14) |
53200 |
一级代理/放心采购 |
|||
TI/德州仪器 |
2447 |
80LQFP |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
TI |
25+ |
QFP-80 |
284 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI |
22+ |
80LQFP |
9000 |
原厂渠道,现货配单 |
SN74V273-EP 资料下载更多...
SN74V273-EP 芯片相关型号
- 48-1-RB-B-GR-S-05
- 48-1-RB-B-OR-B-05
- 48-1-RB-B-OR-S-05
- 48-1-RB-B-RD-B-05
- 48-1-RB-B-RD-S-05
- 48-1-RB-B-WH-B-05
- 4969232
- 4969234
- 4969238
- 4969252
- 4969254
- 4969268
- 4969272
- 4969274
- 4969276
- 4969278
- CC1206KRNPOBBN101
- CC1206KRNPOBBN221
- CC1206KRNPOBBN331
- CC1206KRNPOBBN470
- CC1206KRNPOBBN471
- CC1206KRNPOBBN561
- CC1206KRNPOBBN680
- CES-103-01-T-S-RA
- CES-103-02-L-D-RA
- CES-103-02-L-S-RA
- CES-103-02-T-D-RA
- CES-103-02-T-S-RA
- TLC1543
- TPS2047D
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
