位置:SN74V263 > SN74V263详情

SN74V263中文资料

厂家型号

SN74V263

文件大小

961.18Kbytes

页面数量

54

功能描述

8192 × 18, 16384 × 18, 32768 × 18, 65536 × 18 3.3-V CMOS FIRST-IN, FIRST-OUT MEMORIES

先进先出 8192 x 18 Synch 先进先出 Memory

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74V263数据手册规格书PDF详情

Choice of Memory Organizations

– SN74V263 – 8192 × 18/16384 × 9

– SN74V273 – 16384 × 18/32768 × 9

– SN74V283 – 32768 × 18/65536 × 9

– SN74V293 – 65536 × 18/131072 × 9

166-MHz Operation

6-ns Read/Write Cycle Time

User-Selectable Input and Output Port Bus

Sizing

– ×9 in to ×9 out

– ×9 in to ×18 out

– ×18 in to ×9 out

– ×18 in to ×18 out

Big-Endian/Little-Endian User-Selectable

Byte Representation

5-V-Tolerant Inputs

Fixed, Low First-Word Latency

Zero-Latency Retransmit

Master Reset Clears Entire FIFO

Partial Reset Clears Data, but Retains

Programmable Settings

Empty, Full, and Half-Full Flags Signal FIFO

Status

Programmable Almost-Empty and

Almost-Full Flags; Each Flag Can Default to

One of Eight Preselected Offsets

Selectable Synchronous/Asynchronous

Timing Modes for Almost-Empty and

Almost-Full Flags

Program Programmable Flags by Either

Serial or Parallel Means

Select Standard Timing (Using EF and FF

Flags) or First-Word Fall-Through (FWFT)

Timing (Using OR and IR Flags)

Output Enable Puts Data Outputs in

High-Impedance State

Easily Expandable in Depth and Width

Independent Read and Write Clocks Permit

Reading and Writing Simultaneously

High-Performance Submicron CMOS

Technology

Glueless Interface With ’C6x DSPs

Available in 80-Pin Thin Quad Flat Pack

(TQFP) and 100-Pin Ball Grid Array (BGA)

Packages

description

The SN74V263, SN74V273, SN74V283, and SN74V293 are exceptionally deep, high-speed, CMOS first-in

first-out (FIFO) memories with clocked read and write controls and a flexible bus-matching ×9/×18 data flow.

There is flexible ×9/×18 bus matching on both read and write ports.

The period required by the retransmit operation is fixed and short.

The first-word data-latency period, from the time the first word is written to an empty FIFO to the time it can be

read, is fixed and short.

These FIFOs are particularly appropriate for network, video, telecommunications, data communications, and

other applications that need to buffer large amounts of data and match buses of unequal sizes.

Each FIFO has a data input port (Dn) and a data output port (Qn), both of which can assume either an 18-bit

or 9-bit width, as determined by the state of external control pins’ input width (IW) and output width (OW) during

the master-reset cycle.

The input port is controlled by write-clock (WCLK) and write-enable (WEN) inputs. Data is written into the FIFO

on every rising edge of WCLK when WEN is asserted. The output port is controlled by read-clock (RCLK) and

read-enable (REN) inputs. Data is read from the FIFO on every rising edge of RCLK when REN is asserted.

An output-enable (OE) input is provided for 3-state control of the outputs.

SN74V263产品属性

  • 类型

    描述

  • 型号

    SN74V263

  • 功能描述

    先进先出 8192 x 18 Synch 先进先出 Memory

  • RoHS

  • 制造商

    IDT

  • 数据总线宽度

    18 bit

  • 总线定向

    Unidirectional

  • 存储容量

    4 Mbit

  • 定时类型

    Synchronous

  • 组织

    256 K x 18

  • 最大时钟频率

    100 MHz

  • 访问时间

    10 ns

  • 电源电压-最大

    3.6 V

  • 电源电压-最小

    6 V

  • 最大工作电流

    35 mA

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TQFP-80

更新时间:2025-10-9 17:10:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
22+
LQFP-80_14x14x065P
500000
原装现货支持实单价优/含税
TI(德州仪器)
24+
LQFP80(14x14)
970
只做原装,提供一站式配单服务,代工代料。BOM配单
TI/德州仪器
25+
LQFP-80_14x14x065P
4987
强势库存!绝对原装公司现货!
TI
24+
LQFP|80
8230
免费送样原盒原包现货一手渠道联系
TI
24+
QFP
26200
原装现货,诚信经营!
TI/德州仪器原装正品
NEW
BGA-100
21562
全新原装正品,价格优势,长期供应,量大可订
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
TI
LQFP80
648
正品原装--自家现货-实单可谈
TI
23+
64TQFP
5000
原装正品,假一罚十
TI
1716+
?
14860
只做原装进口,假一罚十

SN74V263PZAEP 价格

参考价格:¥121.5969

型号:SN74V263PZAEP 品牌:TI 备注:这里有SN74V263多少钱,2025年最近7天走势,今日出价,今日竞价,SN74V263批发/采购报价,SN74V263行情走势销售排排榜,SN74V263报价。