位置:SN74V245-10PAG.A > SN74V245-10PAG.A详情

SN74V245-10PAG.A中文资料

厂家型号

SN74V245-10PAG.A

文件大小

786.15Kbytes

页面数量

48

功能描述

512 × 18, 1024 × 18, 2048 × 18, 4096 × 18 DSP-SYNC FIRST-IN, FIRST-OUT MEMORIES

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74V245-10PAG.A数据手册规格书PDF详情

512 × 18-Bit Organization Array (SN74V215)

1024 × 18-Bit Organization Array

SN74V225)

2048 × 18-Bit Organization Array

SN74V235)

4096 × 18-Bit Organization Array

SN74V245)

7.5-ns Read/Write Cycle Time

3.3-V VCC, 5-V Input Tolerant

First-Word or Standard Fall-Through

Timing

Single or Double Register-Buffered Empty

and Full Flags

Easily Expandable in Depth and Width

Asynchronous or Coincident Read and

Write Clocks

Asynchronous or Synchronous

Programmable Almost-Empty and

Almost-Full Flags With Default Settings

Half-Full Flag Capability

Output Enable Puts Output Data Bus in

High-Impedance State

High-Performance Submicron CMOS

Technology

Packaged in 64-Pin Thin Quad Flat Package

DSP and Microprocessor Interface Control

Logic

Provide a DSP Glueless Interface to Texas

Instruments TMS320 DSPs

description

The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-in

first-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast

as 5 ns. These DSP-Sync FIFO memories feature read and write controls for use in applications such as

DSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data

communications.

These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers

through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals.

The continuous clocks for each port are independent of one another and can be asynchronous or coincident.

The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or

buses controlled by a synchronous interface. An output-enable (OE) input controls the 3-state output.

The synchronous FIFOs have two fixed flags, empty flag/output ready (EF/OR) and full flag/input ready (FF/IR),

and two programmable flags, almost-empty (PAE) and almost-full (PAF). The offset loading of the

programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD). A

half-full flag (HF) is available when the FIFO is used in a single-device configuration.

Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and

standard mode.

In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three

transitions of the RCLK signal. A read enable (REN) does not have to be asserted for accessing the first word.

In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a

specific read operation is performed. A read operation, which consists of activating REN and enabling a rising

RCLK edge, shifts the word from internal memory to the data output lines.

These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI and XO pins are

used to expand the FIFOs. In depth-expansion configuration, first load (FL) is grounded on the first device and

set to high for all other devices in the daisy chain.

The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0°C to 70°C.

更新时间:2025-10-10 10:05:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
TQFP64
3200
正规渠道,只有原装!
TI/德州仪器
24+
TQFP64
6203
只供应原装正品 欢迎询价
TI
23+
TQFP64
5000
全新原装,支持实单,非诚勿扰
TI
23+
TQFP64
3200
公司只做原装,可来电咨询
TI
23+
NA
20000
TI
25+
TQFP64
3200
原装正品长期现货
TI
2511
TQFP64
3200
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
TI
25+
TQFP64
3000
原厂原装,价格优势
TI/德州仪器
23+
64-TQFP
50000
全新原装正品现货,支持订货
TI
22+
64TQFP
9000
原厂渠道,现货配单