位置:SN74SSQEB32882 > SN74SSQEB32882详情
SN74SSQEB32882中文资料
SN74SSQEB32882数据手册规格书PDF详情
1FEATURES
• 1-to-2 Register Outputs and 1-to-4 Clock Pair
Outputs Support Stacked DDR3 RDIMMs
• CKE Powerdown Mode for Optimized System
Power Consumption
• 1.5V/1.35V/1.25V Phase Lock Loop Clock
Driver for Buffering One Differential Clock Pair
(CK and CK) and Distributing to Four
Differential Outputs
• 1.5V/1.35V/1.25V CMOS Inputs
• Checks Parity on Command and Address
(CS-Gated) Data Inputs
• Configurable Driver Strength
• Uses Internal Feedback Loop
APPLICATIONS
• DDR3 Registered DIMMs up to DDR3-1866
• DDR3L Registered DIMMs up to DDR3L-1600
• DDR3U Registered DIMMs up to DDR3U-1333
• Single-, Dual- and Quad-Rank RDIMM
DESCRIPTION
This JEDEC SSTE32882 28-bit 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for
operation on DDR3 registered DIMMs with VDD of 1.5 V, on DDR3L registered DIMMs with VDD of 1.35 V and on
DDR3U registered DIMMs with VDD of 1.25 V.
All inputs are 1.5 V, 1.35V and 1.25 V CMOS compatible. All outputs are CMOS drivers optimized to drive DRAM
signals on terminated traces in DDR3 RDIMM applications. The clock outputs Yn and Yn and control net outputs
DxCKEn, DxCSn and DxODTn can be driven with a different strength and skew to optimize signal integrity,
compensate for different loading and equalize signal travel speed.
The SN74SSQEB32882 has two basic modes of operation associated with the Quad Chip Select Enable
(QCSEN) input. When the QCSEN input pin is open (or pulled high), the component has two chip select inputs,
DCS0 and DCS1, and two copies of each chip select output, QACS0, QACS1, QBCS0 and QBCS1. This is the
QuadCS disabled mode. When the QCSEN input pin is pulled low, the component has four chip select inputs
DCS[3:0], and four chip select outputs, QCS[3:0]. This is the QuadCS enabled mode. Through the remainder of
this specification, DCS[n:0] will indicate all of the chip select inputs, where n=1 for QuadCS disabled, and n=3 for
QuadCS enabled. QxCS[n:0] will indicate all of the chip select outputs.
The device also supports a mode where a single device can be mounted on the back side of a DIMM. If
MIRROR=HIGH, Input Bus Termination (IBT) has to stay enabled for all input signals in this case.
The SN74SSQEB32882 operates from a differential clock (CK and CK). Data are registered at the crossing of
CK going HIGH, and CK going LOW. This data could be either re-driven to the outputs or it could be used to
access device internal control registers.
The input bus data integrity is protected by a parity function. All address and command input signals are added
up and the last bit of the sum is compared to the parity signal delivered by the system at the input PAR_IN one
clock cycle later. If they do not match the device pulls the open drain output ERROUT LOW. The control signals
(DCKE0, DCKE1, DODT0, DODT1, DCS[n:0]) are not part of this computation.
The SN74SSQEB32882 implements different power saving mechanisms to reduce thermal power dissipation and
to support system power down states. By disabling unused outputs the power consumption is further reduced.
The package is optimized to support high density DIMMs. By aligning input and output positions towards DIMM
finger signal ordering and SDRAM ballout the device de-scrambles the DIMM traces allowing low cross talk
design with low interconnect latency.
Edge controlled outputs reduce ringing and improve signal eye opening at the SDRAM inputs.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
||||
TI |
500 |
||||||
TI |
16+ |
NFBGA |
10000 |
原装正品 |
|||
TI |
20+ |
176-NFBGA |
53650 |
TI原装主营-可开原型号增税票 |
|||
Texas Instruments |
24+ |
176-NFBGA(13.5x8) |
56200 |
一级代理/放心采购 |
|||
TI/德州仪器 |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
|||
TI |
25+ |
BGA-176 |
932 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI(德州仪器) |
2021+ |
NFBGA-176(13.5x8) |
499 |
||||
TI/德州仪器 |
24+ |
NFBGA-176 |
9600 |
原装现货,优势供应,支持实单! |
|||
TEXAS INSTRUMENTS |
23+ |
NFBGA |
9600 |
全新原装正品!一手货源价格优势! |
SN74SSQEB32882ZALR 价格
参考价格:¥32.9238
SN74SSQEB32882 资料下载更多...
SN74SSQEB32882 芯片相关型号
- 16EDH02HM3
- 16EDH02-M3
- 16EDH06-M3
- 16EDU06HM3
- 16EDU06-M3
- 3587
- 3F20
- 3F20-4
- 47LV-142YR-PSLASHQ
- 47LV-142YR-R
- 47LV-142YR-RSLASHQ
- 5962-8960901EA
- 6ES7214-1BG40-0XB0
- 833-068-555-808
- 833-068-555-812
- BZX84WC39V-Q1
- CD4033BE.A
- CD4033BPW
- DCM98-1000-74
- LWS
- PXM6011SLASH02PSLASHCR
- PXM6011SLASH02PSLASHST
- PXM6011SLASH02SSLASHCR
- SMAJ13A-HP6
- SN74LVU04A
- WJF-62C-DSLASH4
- WJF-62C-DSLASH5
- WJF-62C-DSLASHQ
- XCL207G0M3CR-G
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
