位置:SN74LVTH646 > SN74LVTH646详情

SN74LVTH646中文资料

厂家型号

SN74LVTH646

文件大小

536.98Kbytes

页面数量

20

功能描述

3.3-V ABT OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

总线收发器 Tri-St ABT Octal Bus

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVTH646数据手册规格书PDF详情

Support Mixed-Mode Signal Operation

(5-V Input and Output Voltages With

3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

<0.8 V at VCC = 3.3 V, TA = 25°C

Ioff and Power-Up 3-State Support Hot

Insertion

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds JESD 22

− 2000-V Human-Body Model (A114-A)

− 200-V Machine Model (A115-A)

description/ordering information

These bus transceivers and registers are designed specifically for low-voltage (3.3-V) VCC operation, but with

the capability to provide a TTL interface to a 5-V system environment.

The ’LVTH646 devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for

multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B

bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input.

Figure 1 illustrates the four fundamental bus-management functions that can be performed with the ’LVTH646.

Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the

transceiver mode, data present at the high-impedance port can be stored in either register or in both.

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The

direction control (DIR) determines which bus receives data when OE is low. In the isolation mode (OE high),

A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function still is enabled and can be used to store and transmit

data. Only one of the two buses, A or B, can be driven at a time.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup

or pulldown resistors with the bus-hold circuitry is not recommended.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry

disables the outputs, preventing damaging current backflow through the devices when they are powered down.

The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,

which prevents driver conflict.

SN74LVTH646产品属性

  • 类型

    描述

  • 型号

    SN74LVTH646

  • 功能描述

    总线收发器 Tri-St ABT Octal Bus

  • RoHS

  • 制造商

    Fairchild Semiconductor

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VCX

  • 每芯片的通道数量

    16

  • 输入电平

    CMOS

  • 输出电平

    CMOS

  • 输出类型

    3-State

  • 高电平输出电流

    - 24 mA

  • 低电平输出电流

    24 mA

  • 传播延迟时间

    6.2 ns

  • 电源电压-最大

    2.7 V, 3.6 V

  • 电源电压-最小

    1.65 V, 2.3 V

  • 最大工作温度

    + 85 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2026-1-30 23:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
SOIC-24-300mil
7786
正规渠道,免费送样。支持账期,BOM一站式配齐
TI
25+
TSSOP-24
18798
原装正品现货,原厂订货,可支持含税原型号开票。
TEXASINSTRU
24+
7860
原装现货假一罚十
TI
16+
TSSOP-24
8000
原装现货请来电咨询
TI
24+
5000
自己现货
TI
25+
TSOP24
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可
TI
25+23+
TSSOP24
12057
绝对原装正品全新进口深圳现货
TexasInstruments
18+
ICBUSTRANSCEIVER8BIT24SO
6800
公司原装现货/欢迎来电咨询!
TI
25+
TSSOP-24
90000
一级代理商进口原装现货、假一罚十价格合理
TI
24+
TSSOP24
36520
原装现货/放心购买

SN74LVTH646PWR 价格

参考价格:¥3.4127

型号:SN74LVTH646PWR 品牌:TI 备注:这里有SN74LVTH646多少钱,2026年最近7天走势,今日出价,今日竞价,SN74LVTH646批发/采购报价,SN74LVTH646行情走势销售排排榜,SN74LVTH646报价。