位置:SN74LVTH574PWR.B > SN74LVTH574PWR.B详情
SN74LVTH574PWR.B中文资料
SN74LVTH574PWR.B数据手册规格书PDF详情
Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
Support Unregulated Battery Operation
Down to 2.7 V
Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA = 25°C
Ioff and Power-Up 3-State Support Hot
Insertion
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds JESD 22
− 2000-V Human-Body Model (A114-A)
− 200-V Machine Model (A115-A)
description/ordering information
These octal flip-flops are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to
provide a TTL interface to a 5-V system environment.
The eight flip-flops of the ’LVTH574 devices are edge-triggered D-type flip-flops. On the positive transition of
the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high
or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive
the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus
lines without need for interface or pullup components.
OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup
or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
24+ |
TSSOP-20 |
47 |
||||
TI |
25+ |
TSSOP-20 |
2630 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
|||
Texas Instruments |
24+ |
20-TSSOP(0.173 |
56300 |
||||
TI |
25+ |
IC |
2000 |
就找我吧!--邀您体验愉快问购元件! |
|||
TI(德州仪器) |
2021+ |
TSSOP-20 |
499 |
||||
TI |
22+ |
20TSSOP |
9000 |
原厂渠道,现货配单 |
|||
TI(德州仪器) |
24+ |
TSSOP20 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
TI(德州仪器) |
24+ |
TSSOP20 |
2886 |
原装现货,免费供样,技术支持,原厂对接 |
|||
Texas Instruments(德州仪器) |
24+ |
WSON-8 |
690000 |
代理渠道/支持实单/只做原装 |
|||
24+ |
N/A |
57000 |
一级代理-主营优势-实惠价格-不悔选择 |
SN74LVTH574PWR.B 资料下载更多...
SN74LVTH574PWR.B 芯片相关型号
- 1N3001B
- IS61VVF409618B-7.5B3LI
- IS61VVF409618B-7.5TQ
- IS61VVF409618B-7.5TQI
- LMZ31520_V01
- LP38692
- PR5Y-470RBI
- PR5Y-4K7BI
- PR5Y-51KBI
- S3-1K5H
- S3-1K5H1
- S3-1K5J
- S3-1K5J1
- S3-1K5T
- S3-1K5T1
- S3-1K5U
- S3-1K5U1
- S3-1KB
- S3-1KB1
- S3-1KC
- SN74HC251DB
- SN74LVC04AD
- SN74LVC04A-EP
- SN74LVC04A-Q1
- SN74LVC04ARGYR.B
- SN74LVC04ARGYRG4
- SN74LVTH574PWR
- SN74LVTH574PWR1G4
- SN74LVTH574PWR1G4.B
- SN74LVTH574ZQNR
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
