位置:SN74LVTH18504APMR.B > SN74LVTH18504APMR.B详情

SN74LVTH18504APMR.B中文资料

厂家型号

SN74LVTH18504APMR.B

文件大小

830.93Kbytes

页面数量

41

功能描述

3.3-V ABT SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

数据手册

下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVTH18504APMR.B数据手册规格书PDF详情

Members of the Texas Instruments

SCOPE E Family of Testability Products

Members of the Texas Instruments

WidebusE Family

State-of-the-Art 3.3-V ABT Design Supports

Mixed-Mode Signal Operation (5-V Input

and Output Voltages With 3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

UBT E (Universal Bus Transceiver)

Combines D-Type Latches and D-Type

Flip-Flops for Operation in Transparent,

Latched, or Clocked Mode

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

B-Port Outputs of ’LVTH182504A Devices

Have Equivalent 25-W Series Resistors, So

No External Resistors Are Required

Compatible With the IEEE Std 1149.1-1990

(JTAG) Test Access Port and

Boundary-Scan Architecture

SCOPE Instruction Set

– IEEE Std 1149.1-1990 Required

Instructions and Optional CLAMP and

HIGHZ

– Parallel-Signature Analysis at Inputs

– Pseudo-Random Pattern Generation

From Outputs

– Sample Inputs/Toggle Outputs

– Binary Count From Outputs

– Device Identification

– Even-Parity Opcodes

Packaged in 64-Pin Plastic Thin Quad Flat

(PM) Packages Using 0.5-mm

Center-to-Center Spacings and 68-Pin

Ceramic Quad Flat (HV) Packages Using

25-mil Center-to-Center Spacings

description

The ’LVTH18504A and ’LVTH182504A scan test devices with 20-bit universal bus transceivers are members

of the Texas Instruments (TI) SCOPE testability integrated-circuit family. This family of devices supports

IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to

the test circuitry is accomplished via the 4-wire test access port (TAP) interface.

Additionally, these devices are designed specifically for low-voltage (3.3-V) VCC operation, but with the

capability to provide a TTL interface to a 5-V system environment.

In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type

flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the

TAP to take snapshot samples of the data appearing at the device pins or to perform a self-test on the

boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the

SCOPE universal bus transceivers.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA),

clock-enable (CLKENAB and CLKENBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the

device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while

CLKENAB is high and/or CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low and

CLKENAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the B outputs

are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to

A-to-B data flow, but uses the OEBA, LEBA, CLKENBA, and CLKBA inputs.

In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited, and the test circuitry

is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs

boundary-scan test operations according to the protocol described in IEEE Std 1149.1-1990.

更新时间:2025-11-22 8:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
TQFP
8650
受权代理!全新原装现货特价热卖!
TI/德州仪器
24+
TQFP
156
只供应原装正品 欢迎询价
TI/德州仪器
2403+
TQFP
11809
原装现货!欢迎随时咨询!
TI
24+
TSSOP80
1569
TI
25+
TSSOP80
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可
Texas Instruments
24+
48-TSSOP
65300
一级代理/放心采购
TI
25+
SSOP-48
1001
就找我吧!--邀您体验愉快问购元件!
TI
22+
48TSSOP
9000
原厂渠道,现货配单
TI
25+
TSSOP80
4500
全新原装、诚信经营、公司现货销售!
Texas Instruments(德州仪器)
24+
48-TFSOP (0.240, 6.10mm Width
690000
代理渠道/支持实单/只做原装