位置:SN74LVTH16835DGGR > SN74LVTH16835DGGR详情

SN74LVTH16835DGGR中文资料

厂家型号

SN74LVTH16835DGGR

文件大小

1063.56Kbytes

页面数量

14

功能描述

3.3-V ABT 18-BIT UNIVERSAL BUS DRIVERS WITH 3-STATE OUTPUTS

通用总线函数 Tri-State ABT 18-Bit

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

TI2

SN74LVTH16835DGGR数据手册规格书PDF详情

Members of the Texas Instruments

WidebusE Family

State-of-the-Art Advanced BiCMOS

Technology (ABT) Design for 3.3-V

Operation and Low Static-Power

Dissipation

Support Mixed-Mode Signal Operation

(5-V Input and Output Voltages With

3.3-V VCC)

Support Unregulated Battery Operation

Down to 2.7 V

Typical VOLP (Output Ground Bounce)

< 0.8 V at VCC = 3.3 V, TA = 25°C

Ioff and Power-Up 3-State Support Hot

Insertion

Bus Hold on Data Inputs Eliminates the

Need for External Pullup/Pulldown

Resistors

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

Flow-Through Architecture Optimizes PCB

Layout

Latch-Up Performance Exceeds 500 mA Per

JESD 17

ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

Package Options Include Plastic Shrink

Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages and 380-mil

Fine-Pitch Ceramic Flat (WD) Package

Using 25-mil Center-to-Center Spacings

description

The ’LVTH16835 devices are 18-bit universal bus drivers designed for low-voltage (3.3-V) VCC operation, but

with the capability to provide a TTL interface to a 5-V system environment.

Data flow from A to Y is controlled by the output-enable (OE) input. These devices operate in the transparent

mode when the latch-enable (LE) input is high. The A data is latched if the clock (CLK) input is held at a high

or low logic level. If LE is low, the A data is stored in the latch/flip-flop on the low-to-high transition of the clock.

When OE is high, the outputs are in the high-impedance state.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;

the minimum value of the resistor is determined by the current-sinking capability of the driver.

SN74LVTH16835DGGR产品属性

  • 类型

    描述

  • 型号

    SN74LVTH16835DGGR

  • 功能描述

    通用总线函数 Tri-State ABT 18-Bit

  • RoHS

  • 制造商

    Texas Instruments

  • 逻辑类型

    CMOS

  • 逻辑系列

    74VMEH

  • 电路数量

    1

  • 传播延迟时间

    10.1 ns

  • 电源电压-最大

    3.45 V

  • 电源电压-最小

    3.15 V

  • 最大工作温度

    + 85 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TSSOP-48

  • 封装

    Reel

更新时间:2025-10-11 16:01:00
供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
5000
自己现货
TI
25+23+
New
35845
绝对原装正品现货,全新深圳原装进口现货
Texas Instruments
24+
56-TSSOP
65300
一级代理/放心采购
TI
25+
SSOP-56
3854
就找我吧!--邀您体验愉快问购元件!
TI(德州仪器)
2021+
TSSOP-56
499
TI
22+
56TSSOP
9000
原厂渠道,现货配单
TI
2023+
3000
进口原装现货
Texas Instruments(德州仪器)
24+
56-TFSOP (0.240, 6.10mm Width
690000
代理渠道/支持实单/只做原装
24+
N/A
69000
一级代理-主营优势-实惠价格-不悔选择
TI(德州仪器)
2024+
TSSOP-56-6.1mm
500000
诚信服务,绝对原装原盘

SN74LVTH16835DGGR 价格

参考价格:¥10.7872

型号:SN74LVTH16835DGGR 品牌:TI 备注:这里有SN74LVTH16835DGGR多少钱,2025年最近7天走势,今日出价,今日竞价,SN74LVTH16835DGGR批发/采购报价,SN74LVTH16835DGGR行情走势销售排排榜,SN74LVTH16835DGGR报价。